blob: aaff93f09ab0b305e234c5b11ddb7666e874f7b9 [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liua46daea2006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liua46daea2006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
Peter Tyser62e73982009-05-22 17:23:24 -050030#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dave Liua46daea2006-11-03 19:33:44 -060031#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020033
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
Tony Lic8b57f12007-08-17 10:35:59 +080036#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liua46daea2006-11-03 19:33:44 -060038
39/*
40 * System Clock Setup
41 */
42#ifdef CONFIG_PCISLAVE
43#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
44#else
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#endif
47
48#ifndef CONFIG_SYS_CLK_FREQ
49#define CONFIG_SYS_CLK_FREQ 66000000
50#endif
51
52/*
53 * Hardware Reset Configuration Word
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_HRCW_LOW (\
Dave Liua46daea2006-11-03 19:33:44 -060056 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
57 HRCWL_DDR_TO_SCB_CLK_1X1 |\
58 HRCWL_CSB_TO_CLKIN_4X1 |\
59 HRCWL_VCO_1X2 |\
60 HRCWL_CE_PLL_VCO_DIV_4 |\
61 HRCWL_CE_PLL_DIV_1X1 |\
62 HRCWL_CE_TO_PLL_1X6 |\
63 HRCWL_CORE_TO_CSB_2X1)
64
65#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060067 HRCWH_PCI_AGENT |\
68 HRCWH_PCI1_ARBITER_DISABLE |\
69 HRCWH_PCICKDRV_DISABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0XFFF00100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT)
75#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060077 HRCWH_PCI_HOST |\
78 HRCWH_PCI1_ARBITER_ENABLE |\
79 HRCWH_PCICKDRV_ENABLE |\
80 HRCWH_CORE_ENABLE |\
81 HRCWH_FROM_0X00000100 |\
82 HRCWH_BOOTSEQ_DISABLE |\
83 HRCWH_SW_WATCHDOG_DISABLE |\
84 HRCWH_ROM_LOC_LOCAL_16BIT)
85#endif
86
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x40000000
Dave Liua46daea2006-11-03 19:33:44 -060092
93#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Lic8b57f12007-08-17 10:35:59 +080094#define CONFIG_BOARD_EARLY_INIT_R
Dave Liua46daea2006-11-03 19:33:44 -060095
96/*
97 * IMMR new address
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_IMMR 0xE0000000
Dave Liua46daea2006-11-03 19:33:44 -0600100
101/*
102 * DDR Setup
103 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500104#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
106 /* + 256M */
107#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger1ed53182011-10-11 23:57:16 -0500109#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
110 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liua46daea2006-11-03 19:33:44 -0600111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips774e1b52006-11-01 00:10:40 -0600113
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800114#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liua46daea2006-11-03 19:33:44 -0600115#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
116
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800117/*
118 * DDRCDR - DDR Control Driver Register
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800121
Dave Liua46daea2006-11-03 19:33:44 -0600122#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#if defined(CONFIG_SPD_EEPROM)
124/*
125 * Determine DDR configuration from I2C interface.
126 */
127#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
128#else
129/*
130 * Manually set up DDR parameters
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800133#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger1ed53182011-10-11 23:57:16 -0500135#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
Joe Hershberger1ed53182011-10-11 23:57:16 -0500137#define CONFIG_SYS_DDR_TIMING_0 0x00220802
138#define CONFIG_SYS_DDR_TIMING_1 0x38357322
139#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
141#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_MODE 0x47d00432
143#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger1ed53182011-10-11 23:57:16 -0500144#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
146#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800147#else
Joe Hershberger1ed53182011-10-11 23:57:16 -0500148#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
149 | CSCONFIG_ROW_BIT_13 \
150 | CSCONFIG_COL_BIT_9)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
152#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500153#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
154#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liua46daea2006-11-03 19:33:44 -0600156#endif
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800157#endif
Dave Liua46daea2006-11-03 19:33:44 -0600158
159/*
160 * Memory test
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
163#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
164#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liua46daea2006-11-03 19:33:44 -0600165
166/*
167 * The reserved memory
168 */
169
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liua46daea2006-11-03 19:33:44 -0600171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
173#define CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600174#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#undef CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600176#endif
177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500179#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
180#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Dave Liua46daea2006-11-03 19:33:44 -0600181
182/*
183 * Initial RAM Base Address Setup
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_INIT_RAM_LOCK 1
186#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200187#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500188#define CONFIG_SYS_GBL_DATA_OFFSET \
189 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liua46daea2006-11-03 19:33:44 -0600190
191/*
192 * Local Bus Configuration & Clock Setup
193 */
Kim Phillips328040a2009-09-25 18:19:44 -0500194#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
195#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger1ed53182011-10-11 23:57:16 -0500196#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liua46daea2006-11-03 19:33:44 -0600197
198/*
199 * FLASH on the Local Bus
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500202#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
204#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500205#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
206#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liua46daea2006-11-03 19:33:44 -0600207
Joe Hershberger1ed53182011-10-11 23:57:16 -0500208 /* Window base at flash base */
209#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500210#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liua46daea2006-11-03 19:33:44 -0600211
Joe Hershberger1ed53182011-10-11 23:57:16 -0500212#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500213 | BR_PS_16 /* 16 bit port */ \
214 | BR_MS_GPCM /* MSEL = GPCM */ \
215 | BR_V) /* valid */
216#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
217 | OR_GPCM_XAM \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500218 | OR_GPCM_CSNT \
219 | OR_GPCM_ACS_DIV2 \
220 | OR_GPCM_XACS \
221 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500222 | OR_GPCM_TRLX_SET \
223 | OR_GPCM_EHTR_SET \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500224 | OR_GPCM_EAD)
Dave Liua46daea2006-11-03 19:33:44 -0600225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
227#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liua46daea2006-11-03 19:33:44 -0600228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liua46daea2006-11-03 19:33:44 -0600230
231/*
232 * BCSR on the Local Bus
233 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500234#define CONFIG_SYS_BCSR 0xF8000000
235 /* Access window base at BCSR base */
236#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500237#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Dave Liua46daea2006-11-03 19:33:44 -0600238
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500239#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
240 | BR_PS_8 \
241 | BR_MS_GPCM \
242 | BR_V)
243#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
244 | OR_GPCM_XAM \
245 | OR_GPCM_CSNT \
246 | OR_GPCM_XACS \
247 | OR_GPCM_SCY_15 \
248 | OR_GPCM_TRLX_SET \
249 | OR_GPCM_EHTR_SET \
250 | OR_GPCM_EAD)
251 /* 0xFFFFE9F7 */
Dave Liua46daea2006-11-03 19:33:44 -0600252
253/*
254 * SDRAM on the Local Bus
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
257#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liua46daea2006-11-03 19:33:44 -0600258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liua46daea2006-11-03 19:33:44 -0600260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400262#define CONFIG_SYS_LBLAWBAR2 0
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500263#define CONFIG_SYS_LBLAWAR2 (LBLAWAR_EN | LBLAWAR_64MB)
Dave Liua46daea2006-11-03 19:33:44 -0600264
265/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
266/*
267 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liua46daea2006-11-03 19:33:44 -0600268 *
269 * For BR2, need:
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400270 * Base address = BR[0:16] = dynamic
Dave Liua46daea2006-11-03 19:33:44 -0600271 * port size = 32-bits = BR2[19:20] = 11
272 * no parity checking = BR2[21:22] = 00
273 * SDRAM for MSEL = BR2[24:26] = 011
274 * Valid = BR[31] = 1
275 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100276 * 0 4 8 12 16 20 24 28
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400277 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liua46daea2006-11-03 19:33:44 -0600278 */
279
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500280/* Port size=32bit, MSEL=DRAM */
281#define CONFIG_SYS_BR2 (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */
Dave Liua46daea2006-11-03 19:33:44 -0600282
283/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liua46daea2006-11-03 19:33:44 -0600285 *
286 * For OR2, need:
287 * 64MB mask for AM, OR2[0:7] = 1111 1100
288 * XAM, OR2[17:18] = 11
289 * 9 columns OR2[19-21] = 010
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100290 * 13 rows OR2[23-25] = 100
Dave Liua46daea2006-11-03 19:33:44 -0600291 * EAD set for extra time OR[31] = 1
292 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100293 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600294 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
295 */
296
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500297#define CONFIG_SYS_OR2 (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
298 | OR_SDRAM_XAM \
299 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
300 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
301 | OR_SDRAM_EAD)
302 /* 0xFC006901 */
Dave Liua46daea2006-11-03 19:33:44 -0600303
Joe Hershberger1ed53182011-10-11 23:57:16 -0500304 /* LB sdram refresh timer, about 6us */
305#define CONFIG_SYS_LBC_LSRT 0x32000000
306 /* LB refresh timer prescal, 266MHz/32 */
307#define CONFIG_SYS_LBC_MRTPR 0x20000000
Dave Liua46daea2006-11-03 19:33:44 -0600308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liua46daea2006-11-03 19:33:44 -0600310
311/*
312 * SDRAM Controller configuration sequence.
313 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500314#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
315#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
316#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
317#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
318#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liua46daea2006-11-03 19:33:44 -0600319
320#endif
321
322/*
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500323 * Windows to access Platform I/O Boards (PIB) via local bus
Dave Liua46daea2006-11-03 19:33:44 -0600324 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500325#define CONFIG_SYS_PIB_BASE 0xF8008000
326#define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
327
328/* [RFC] This LBLAW only covers the 2nd window (CS5) */
329#define CONFIG_SYS_LBLAWBAR3_PRELIM \
330 CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE
331#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liua46daea2006-11-03 19:33:44 -0600332
333/*
334 * CS4 on Local Bus, to PIB
335 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500336 /* CS4 base address at 0xf8008000 */
337#define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_PIB_BASE \
338 | BR_PS_8 \
339 | BR_MS_GPCM \
340 | BR_V)
341 /* 0xF8008801 */
342#define CONFIG_SYS_OR4_PRELIM (OR_AM_32KB \
343 | OR_GPCM_XAM \
344 | OR_GPCM_CSNT \
345 | OR_GPCM_XACS \
346 | OR_GPCM_SCY_15 \
347 | OR_GPCM_TRLX_SET \
348 | OR_GPCM_EHTR_SET \
349 | OR_GPCM_EAD)
350 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600351
352/*
353 * CS5 on Local Bus, to PIB
354 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500355 /* CS5 base address at 0xf8010000 */
356#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_PIB_BASE + \
357 CONFIG_SYS_PIB_WINDOW_SIZE) \
358 | BR_PS_8 \
359 | BR_MS_GPCM \
360 | BR_V)
361 /* 0xF8010801 */
362#define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PIB_BASE \
363 | OR_GPCM_XAM \
364 | OR_GPCM_CSNT \
365 | OR_GPCM_XACS \
366 | OR_GPCM_SCY_15 \
367 | OR_GPCM_TRLX_SET \
368 | OR_GPCM_EHTR_SET \
369 | OR_GPCM_EAD)
370 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600371
372/*
373 * Serial Port
374 */
375#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_NS16550
377#define CONFIG_SYS_NS16550_SERIAL
378#define CONFIG_SYS_NS16550_REG_SIZE 1
379#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liua46daea2006-11-03 19:33:44 -0600380
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500382 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liua46daea2006-11-03 19:33:44 -0600383
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
385#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liua46daea2006-11-03 19:33:44 -0600386
Kim Phillipsf3c14782007-02-27 18:41:08 -0600387#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500388#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liua46daea2006-11-03 19:33:44 -0600389/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_HUSH_PARSER
391#ifdef CONFIG_SYS_HUSH_PARSER
392#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liua46daea2006-11-03 19:33:44 -0600393#endif
394
Kim Phillips774e1b52006-11-01 00:10:40 -0600395/* pass open firmware flat tree */
Gerald Van Barend6abef42007-03-31 12:23:51 -0400396#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600397#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600398#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600399
Dave Liua46daea2006-11-03 19:33:44 -0600400/* I2C */
401#define CONFIG_HARD_I2C /* I2C with hardware support */
402#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600403#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
405#define CONFIG_SYS_I2C_SLAVE 0x7F
406#define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
407#define CONFIG_SYS_I2C_OFFSET 0x3000
408#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liua46daea2006-11-03 19:33:44 -0600409
410/*
411 * Config on-board RTC
412 */
413#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liua46daea2006-11-03 19:33:44 -0600415
416/*
417 * General PCI
418 * Addresses are mapped 1-1.
419 */
Kim Phillips57a2af32009-07-18 18:42:13 -0500420#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
421#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
422#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
423#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
424#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
425#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
426#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
427#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
428#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liua46daea2006-11-03 19:33:44 -0600429
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
431#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
432#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liua46daea2006-11-03 19:33:44 -0600433
434
435#ifdef CONFIG_PCI
436
Dave Liua46daea2006-11-03 19:33:44 -0600437#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips57a2af32009-07-18 18:42:13 -0500438#define CONFIG_83XX_PCI_STREAMING
Dave Liua46daea2006-11-03 19:33:44 -0600439
440#undef CONFIG_EEPRO100
441#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liua46daea2006-11-03 19:33:44 -0600443
444#endif /* CONFIG_PCI */
445
446
Anton Vorontsov8d129232009-09-16 23:22:08 +0400447#define CONFIG_HWCONFIG 1
448
Dave Liua46daea2006-11-03 19:33:44 -0600449/*
Dave Liue732e9c2006-11-03 12:11:15 -0600450 * QE UEC ethernet configuration
451 */
452#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500453#define CONFIG_ETHPRIME "UEC0"
Dave Liue732e9c2006-11-03 12:11:15 -0600454#define CONFIG_PHY_MODE_NEED_CHANGE
455
456#define CONFIG_UEC_ETH1 /* GETH1 */
457
458#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
460#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
461#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
462#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
463#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500464#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100465#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600466#endif
467
468#define CONFIG_UEC_ETH2 /* GETH2 */
469
470#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
472#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
473#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
474#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
475#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500476#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100477#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600478#endif
479
480/*
Dave Liua46daea2006-11-03 19:33:44 -0600481 * Environment
482 */
483
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200485 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger1ed53182011-10-11 23:57:16 -0500486 #define CONFIG_ENV_ADDR \
487 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200488 #define CONFIG_ENV_SECT_SIZE 0x20000
489 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600490#else
Joe Hershberger1ed53182011-10-11 23:57:16 -0500491 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200492 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200494 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600495#endif
496
497#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liua46daea2006-11-03 19:33:44 -0600499
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500500/*
Jon Loeligered26c742007-07-10 09:10:49 -0500501 * BOOTP options
502 */
503#define CONFIG_BOOTP_BOOTFILESIZE
504#define CONFIG_BOOTP_BOOTPATH
505#define CONFIG_BOOTP_GATEWAY
506#define CONFIG_BOOTP_HOSTNAME
507
508
509/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500510 * Command line configuration.
511 */
512#include <config_cmd_default.h>
513
514#define CONFIG_CMD_PING
515#define CONFIG_CMD_I2C
516#define CONFIG_CMD_ASKENV
Jerry Van Barenc2343722008-01-12 13:24:14 -0500517#define CONFIG_CMD_SDRAM
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500518
Dave Liua46daea2006-11-03 19:33:44 -0600519#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500520 #define CONFIG_CMD_PCI
Dave Liua46daea2006-11-03 19:33:44 -0600521#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500522
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200523#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500524 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500525 #undef CONFIG_CMD_LOADS
Dave Liua46daea2006-11-03 19:33:44 -0600526#endif
527
Dave Liua46daea2006-11-03 19:33:44 -0600528
529#undef CONFIG_WATCHDOG /* watchdog disabled */
530
531/*
532 * Miscellaneous configurable options
533 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_LONGHELP /* undef to save memory */
535#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
536#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liua46daea2006-11-03 19:33:44 -0600537
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500538#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600540#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600542#endif
543
Joe Hershberger1ed53182011-10-11 23:57:16 -0500544 /* Print Buffer Size */
545#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
546#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
547 /* Boot Argument Buffer Size */
548#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
549#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liua46daea2006-11-03 19:33:44 -0600550
551/*
552 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700553 * have to be in the first 256 MB of memory, since this is
Dave Liua46daea2006-11-03 19:33:44 -0600554 * the maximum mapped by the Linux kernel during initialization.
555 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500556#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liua46daea2006-11-03 19:33:44 -0600557
558/*
559 * Core HID Setup
560 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500561#define CONFIG_SYS_HID0_INIT 0x000000000
562#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
563 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_HID2 HID2_HBE
Dave Liua46daea2006-11-03 19:33:44 -0600565
566/*
Dave Liua46daea2006-11-03 19:33:44 -0600567 * MMU Setup
568 */
569
Becky Bruce03ea1be2008-05-08 19:02:12 -0500570#define CONFIG_HIGH_BATS 1 /* High BATs supported */
571
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400572/* DDR/LBC SDRAM: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500573#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500574 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500575 | BATL_MEMCOHERENCE)
576#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
577 | BATU_BL_256M \
578 | BATU_VS \
579 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
581#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liua46daea2006-11-03 19:33:44 -0600582
583/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500584#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500585 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500586 | BATL_CACHEINHIBIT \
587 | BATL_GUARDEDSTORAGE)
588#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
589 | BATU_BL_4M \
590 | BATU_VS \
591 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200592#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
593#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liua46daea2006-11-03 19:33:44 -0600594
595/* BCSR: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500596#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500597 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500598 | BATL_CACHEINHIBIT \
599 | BATL_GUARDEDSTORAGE)
600#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
601 | BATU_BL_128K \
602 | BATU_VS \
603 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200604#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
605#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liua46daea2006-11-03 19:33:44 -0600606
607/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500608#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500609 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500610 | BATL_MEMCOHERENCE)
611#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
612 | BATU_BL_32M \
613 | BATU_VS \
614 | BATU_VP)
615#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500616 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500617 | BATL_CACHEINHIBIT \
618 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200619#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liua46daea2006-11-03 19:33:44 -0600620
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400621/* DDR/LBC SDRAM next 256M: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500622#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500623 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500624 | BATL_MEMCOHERENCE)
625#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \
626 | BATU_BL_256M \
627 | BATU_VS \
628 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200629#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
630#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liua46daea2006-11-03 19:33:44 -0600631
632/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500633#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger1ed53182011-10-11 23:57:16 -0500634#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
635 | BATU_BL_128K \
636 | BATU_VS \
637 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200638#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
639#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liua46daea2006-11-03 19:33:44 -0600640
641#ifdef CONFIG_PCI
642/* PCI MEM space: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500643#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500644 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500645 | BATL_MEMCOHERENCE)
646#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
647 | BATU_BL_256M \
648 | BATU_VS \
649 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200650#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
651#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liua46daea2006-11-03 19:33:44 -0600652/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500653#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500654 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500655 | BATL_CACHEINHIBIT \
656 | BATL_GUARDEDSTORAGE)
657#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
658 | BATU_BL_256M \
659 | BATU_VS \
660 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200661#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
662#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600663#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200664#define CONFIG_SYS_IBAT6L (0)
665#define CONFIG_SYS_IBAT6U (0)
666#define CONFIG_SYS_IBAT7L (0)
667#define CONFIG_SYS_IBAT7U (0)
668#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
669#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
670#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
671#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600672#endif
673
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500674#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600675#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
676#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
677#endif
678
679/*
680 * Environment Configuration
681 */
682
683#define CONFIG_ENV_OVERWRITE
684
685#if defined(CONFIG_UEC_ETH)
Kim Phillips007fbba2008-01-09 15:24:06 -0600686#define CONFIG_HAS_ETH0
Dave Liua46daea2006-11-03 19:33:44 -0600687#define CONFIG_HAS_ETH1
Dave Liua46daea2006-11-03 19:33:44 -0600688#endif
689
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100690#define CONFIG_BAUDRATE 115200
Dave Liua46daea2006-11-03 19:33:44 -0600691
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500692#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liua46daea2006-11-03 19:33:44 -0600693
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100694#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
695#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liua46daea2006-11-03 19:33:44 -0600696
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100697#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500698 "netdev=eth0\0" \
699 "consoledev=ttyS0\0" \
700 "ramdiskaddr=1000000\0" \
701 "ramdiskfile=ramfs.83xx\0" \
702 "fdtaddr=780000\0" \
703 "fdtfile=mpc836x_mds.dtb\0" \
704 ""
Dave Liua46daea2006-11-03 19:33:44 -0600705
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100706#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500707 "setenv bootargs root=/dev/nfs rw " \
708 "nfsroot=$serverip:$rootpath " \
709 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
710 "$netdev:off " \
711 "console=$consoledev,$baudrate $othbootargs;" \
712 "tftp $loadaddr $bootfile;" \
713 "tftp $fdtaddr $fdtfile;" \
714 "bootm $loadaddr - $fdtaddr"
Dave Liua46daea2006-11-03 19:33:44 -0600715
Kim Phillips774e1b52006-11-01 00:10:40 -0600716#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500717 "setenv bootargs root=/dev/ram rw " \
718 "console=$consoledev,$baudrate $othbootargs;" \
719 "tftp $ramdiskaddr $ramdiskfile;" \
720 "tftp $loadaddr $bootfile;" \
721 "tftp $fdtaddr $fdtfile;" \
722 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600723
Dave Liua46daea2006-11-03 19:33:44 -0600724
725#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
726
727#endif /* __CONFIG_H */