blob: 094b66e7c9d675b99e5653dfa21d64986666bb94 [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liua46daea2006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#undef DEBUG
26
27/*
28 * High Level Configuration Options
29 */
30#define CONFIG_E300 1 /* E300 family */
31#define CONFIG_QE 1 /* Has QE */
32#define CONFIG_MPC83XX 1 /* MPC83XX family */
33#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
34#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Tony Lic8b57f12007-08-17 10:35:59 +080035#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
36#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liua46daea2006-11-03 19:33:44 -060037
38/*
39 * System Clock Setup
40 */
41#ifdef CONFIG_PCISLAVE
42#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
43#else
44#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
45#endif
46
47#ifndef CONFIG_SYS_CLK_FREQ
48#define CONFIG_SYS_CLK_FREQ 66000000
49#endif
50
51/*
52 * Hardware Reset Configuration Word
53 */
54#define CFG_HRCW_LOW (\
55 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
56 HRCWL_DDR_TO_SCB_CLK_1X1 |\
57 HRCWL_CSB_TO_CLKIN_4X1 |\
58 HRCWL_VCO_1X2 |\
59 HRCWL_CE_PLL_VCO_DIV_4 |\
60 HRCWL_CE_PLL_DIV_1X1 |\
61 HRCWL_CE_TO_PLL_1X6 |\
62 HRCWL_CORE_TO_CSB_2X1)
63
64#ifdef CONFIG_PCISLAVE
65#define CFG_HRCW_HIGH (\
66 HRCWH_PCI_AGENT |\
67 HRCWH_PCI1_ARBITER_DISABLE |\
68 HRCWH_PCICKDRV_DISABLE |\
69 HRCWH_CORE_ENABLE |\
70 HRCWH_FROM_0XFFF00100 |\
71 HRCWH_BOOTSEQ_DISABLE |\
72 HRCWH_SW_WATCHDOG_DISABLE |\
73 HRCWH_ROM_LOC_LOCAL_16BIT)
74#else
75#define CFG_HRCW_HIGH (\
76 HRCWH_PCI_HOST |\
77 HRCWH_PCI1_ARBITER_ENABLE |\
78 HRCWH_PCICKDRV_ENABLE |\
79 HRCWH_CORE_ENABLE |\
80 HRCWH_FROM_0X00000100 |\
81 HRCWH_BOOTSEQ_DISABLE |\
82 HRCWH_SW_WATCHDOG_DISABLE |\
83 HRCWH_ROM_LOC_LOCAL_16BIT)
84#endif
85
86/*
87 * System IO Config
88 */
89#define CFG_SICRH 0x00000000
90#define CFG_SICRL 0x40000000
91
92#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Lic8b57f12007-08-17 10:35:59 +080093#define CONFIG_BOARD_EARLY_INIT_R
Dave Liua46daea2006-11-03 19:33:44 -060094
95/*
96 * IMMR new address
97 */
Timur Tabi386a2802006-11-03 12:00:28 -060098#define CFG_IMMR 0xE0000000
Dave Liua46daea2006-11-03 19:33:44 -060099
100/*
101 * DDR Setup
102 */
103#define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
104#define CFG_SDRAM_BASE CFG_DDR_BASE
105#define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800106#define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
107 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liua46daea2006-11-03 19:33:44 -0600108
Kim Phillips774e1b52006-11-01 00:10:40 -0600109#define CFG_83XX_DDR_USES_CS0
110
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800111#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liua46daea2006-11-03 19:33:44 -0600112#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
113
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800114/*
115 * DDRCDR - DDR Control Driver Register
116 */
117#define CFG_DDRCDR_VALUE 0x80080001
118
Dave Liua46daea2006-11-03 19:33:44 -0600119#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
120#if defined(CONFIG_SPD_EEPROM)
121/*
122 * Determine DDR configuration from I2C interface.
123 */
124#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
125#else
126/*
127 * Manually set up DDR parameters
128 */
129#define CFG_DDR_SIZE 256 /* MB */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800130#if defined(CONFIG_DDR_II)
131#define CFG_DDRCDR 0x80080001
132#define CFG_DDR_CS0_BNDS 0x0000000f
133#define CFG_DDR_CS0_CONFIG 0x80330102
134#define CFG_DDR_TIMING_0 0x00220802
135#define CFG_DDR_TIMING_1 0x38357322
136#define CFG_DDR_TIMING_2 0x2f9048c8
137#define CFG_DDR_TIMING_3 0x00000000
138#define CFG_DDR_CLK_CNTL 0x02000000
139#define CFG_DDR_MODE 0x47d00432
140#define CFG_DDR_MODE2 0x8000c000
141#define CFG_DDR_INTERVAL 0x03cf0080
142#define CFG_DDR_SDRAM_CFG 0x43000000
143#define CFG_DDR_SDRAM_CFG2 0x00401000
144#else
Dave Liua46daea2006-11-03 19:33:44 -0600145#define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
146#define CFG_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
147#define CFG_DDR_TIMING_2 0x00000800 /* may need tuning */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100148#define CFG_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
Dave Liua46daea2006-11-03 19:33:44 -0600149#define CFG_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
150#define CFG_DDR_INTERVAL 0x045b0100 /* page mode */
151#endif
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800152#endif
Dave Liua46daea2006-11-03 19:33:44 -0600153
154/*
155 * Memory test
156 */
157#undef CFG_DRAM_TEST /* memory test, takes time */
158#define CFG_MEMTEST_START 0x00000000 /* memtest region */
159#define CFG_MEMTEST_END 0x00100000
160
161/*
162 * The reserved memory
163 */
164
165#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
166
167#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
168#define CFG_RAMBOOT
169#else
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100170#undef CFG_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600171#endif
172
173#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
174#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
175
176/*
177 * Initial RAM Base Address Setup
178 */
179#define CFG_INIT_RAM_LOCK 1
180#define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
181#define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
182#define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
183#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
184
185/*
186 * Local Bus Configuration & Clock Setup
187 */
188#define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
189#define CFG_LBC_LBCR 0x00000000
190
191/*
192 * FLASH on the Local Bus
193 */
194#define CFG_FLASH_CFI /* use the Common Flash Interface */
195#define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
196#define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800197#define CFG_FLASH_SIZE 32 /* max FLASH size is 32M */
Dave Liua46daea2006-11-03 19:33:44 -0600198
199#define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
200#define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
201
202#define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
203 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
204 BR_V) /* valid */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800205#define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
206 OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
207 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
Dave Liua46daea2006-11-03 19:33:44 -0600208
209#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800210#define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liua46daea2006-11-03 19:33:44 -0600211
212#undef CFG_FLASH_CHECKSUM
213
214/*
215 * BCSR on the Local Bus
216 */
217#define CFG_BCSR 0xF8000000
218#define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
Dave Liuc8519db2007-01-19 10:43:26 +0800219#define CFG_LBLAWAR1_PRELIM 0x8000000F /* Access window size 64K */
Dave Liua46daea2006-11-03 19:33:44 -0600220
221#define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
222#define CFG_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
223
224/*
225 * SDRAM on the Local Bus
226 */
227#define CFG_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
228#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
229
230#define CFG_LB_SDRAM /* if board has SRDAM on local bus */
231
232#ifdef CFG_LB_SDRAM
233#define CFG_LBLAWBAR2_PRELIM CFG_LBC_SDRAM_BASE
234#define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
235
236/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
237/*
238 * Base Register 2 and Option Register 2 configure SDRAM.
239 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
240 *
241 * For BR2, need:
242 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
243 * port size = 32-bits = BR2[19:20] = 11
244 * no parity checking = BR2[21:22] = 00
245 * SDRAM for MSEL = BR2[24:26] = 011
246 * Valid = BR[31] = 1
247 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100248 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600249 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
250 *
251 * CFG_LBC_SDRAM_BASE should be masked and OR'ed into
252 * the top 17 bits of BR2.
253 */
254
255#define CFG_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
256
257/*
258 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
259 *
260 * For OR2, need:
261 * 64MB mask for AM, OR2[0:7] = 1111 1100
262 * XAM, OR2[17:18] = 11
263 * 9 columns OR2[19-21] = 010
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100264 * 13 rows OR2[23-25] = 100
Dave Liua46daea2006-11-03 19:33:44 -0600265 * EAD set for extra time OR[31] = 1
266 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100267 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600268 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
269 */
270
271#define CFG_OR2_PRELIM 0xfc006901
272
273#define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
274#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
275
276/*
277 * LSDMR masks
278 */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100279#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
280#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
281#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
Dave Liua46daea2006-11-03 19:33:44 -0600282#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
283#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100284#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
285#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
Dave Liua46daea2006-11-03 19:33:44 -0600286#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
287
288#define CFG_LBC_LSDMR_COMMON 0x0063b723
289
290/*
291 * SDRAM Controller configuration sequence.
292 */
293#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
294 | CFG_LBC_LSDMR_OP_PCHALL)
295#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
296 | CFG_LBC_LSDMR_OP_ARFRSH)
297#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
298 | CFG_LBC_LSDMR_OP_ARFRSH)
299#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
300 | CFG_LBC_LSDMR_OP_MRW)
301#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
302 | CFG_LBC_LSDMR_OP_NORMAL)
303
304#endif
305
306/*
307 * Windows to access PIB via local bus
308 */
Dave Liuc8519db2007-01-19 10:43:26 +0800309#define CFG_LBLAWBAR3_PRELIM 0xf8010000 /* windows base 0xf8010000 */
310#define CFG_LBLAWAR3_PRELIM 0x8000000e /* windows size 32KB */
Dave Liua46daea2006-11-03 19:33:44 -0600311
312/*
313 * CS4 on Local Bus, to PIB
314 */
Tony Lic8b57f12007-08-17 10:35:59 +0800315#define CFG_BR4_PRELIM 0xf8010801 /* CS4 base address at 0xf8010000 */
Dave Liua46daea2006-11-03 19:33:44 -0600316#define CFG_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
317
318/*
319 * CS5 on Local Bus, to PIB
320 */
Tony Lic8b57f12007-08-17 10:35:59 +0800321#define CFG_BR5_PRELIM 0xf8008801 /* CS5 base address at 0xf8008000 */
Dave Liua46daea2006-11-03 19:33:44 -0600322#define CFG_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
323
324/*
325 * Serial Port
326 */
327#define CONFIG_CONS_INDEX 1
328#undef CONFIG_SERIAL_SOFTWARE_FIFO
329#define CFG_NS16550
330#define CFG_NS16550_SERIAL
331#define CFG_NS16550_REG_SIZE 1
332#define CFG_NS16550_CLK get_bus_freq(0)
333
334#define CFG_BAUDRATE_TABLE \
335 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
336
Timur Tabi386a2802006-11-03 12:00:28 -0600337#define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
338#define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
Dave Liua46daea2006-11-03 19:33:44 -0600339
Kim Phillipsf3c14782007-02-27 18:41:08 -0600340#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Dave Liua46daea2006-11-03 19:33:44 -0600341/* Use the HUSH parser */
342#define CFG_HUSH_PARSER
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100343#ifdef CFG_HUSH_PARSER
Dave Liua46daea2006-11-03 19:33:44 -0600344#define CFG_PROMPT_HUSH_PS2 "> "
345#endif
346
Kim Phillips774e1b52006-11-01 00:10:40 -0600347/* pass open firmware flat tree */
Gerald Van Barend6abef42007-03-31 12:23:51 -0400348#define CONFIG_OF_LIBFDT 1
349#undef CONFIG_OF_FLAT_TREE
Kim Phillips774e1b52006-11-01 00:10:40 -0600350#define CONFIG_OF_BOARD_SETUP 1
Gerald Van Barend6abef42007-03-31 12:23:51 -0400351#define CONFIG_OF_HAS_BD_T 1
352#define CONFIG_OF_HAS_UBOOT_ENV 1
353
Kim Phillips774e1b52006-11-01 00:10:40 -0600354
355/* maximum size of the flat tree (8K) */
356#define OF_FLAT_TREE_MAX_SIZE 8192
357
358#define OF_CPU "PowerPC,8360@0"
359#define OF_SOC "soc8360@e0000000"
Kim Phillips526addb2007-02-22 20:06:57 -0600360#define OF_QE "qe@e0100000"
Kim Phillips774e1b52006-11-01 00:10:40 -0600361#define OF_TBCLK (bd->bi_busfreq / 4)
362#define OF_STDOUT_PATH "/soc8360@e0000000/serial@4500"
363
Dave Liua46daea2006-11-03 19:33:44 -0600364/* I2C */
365#define CONFIG_HARD_I2C /* I2C with hardware support */
366#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600367#define CONFIG_FSL_I2C
368#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
Dave Liua46daea2006-11-03 19:33:44 -0600369#define CFG_I2C_SLAVE 0x7F
370#define CFG_I2C_NOPROBES {0x52} /* Don't probe these addrs */
371#define CFG_I2C_OFFSET 0x3000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100372#define CFG_I2C2_OFFSET 0x3100
Dave Liua46daea2006-11-03 19:33:44 -0600373
374/*
375 * Config on-board RTC
376 */
377#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
378#define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
379
380/*
381 * General PCI
382 * Addresses are mapped 1-1.
383 */
384#define CFG_PCI_MEM_BASE 0x80000000
385#define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
386#define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
387#define CFG_PCI_MMIO_BASE 0x90000000
388#define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
389#define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
390#define CFG_PCI_IO_BASE 0xE0300000
391#define CFG_PCI_IO_PHYS 0xE0300000
392#define CFG_PCI_IO_SIZE 0x100000 /* 1M */
393
394#define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE
395#define CFG_PCI_SLV_MEM_BUS 0x00000000
396#define CFG_PCI_SLV_MEM_SIZE 0x80000000
397
398
399#ifdef CONFIG_PCI
400
401#define CONFIG_NET_MULTI
402#define CONFIG_PCI_PNP /* do pci plug-and-play */
403
404#undef CONFIG_EEPRO100
405#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100406#define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liua46daea2006-11-03 19:33:44 -0600407
408#endif /* CONFIG_PCI */
409
410
411#ifndef CONFIG_NET_MULTI
412#define CONFIG_NET_MULTI 1
413#endif
414
415/*
Dave Liue732e9c2006-11-03 12:11:15 -0600416 * QE UEC ethernet configuration
417 */
418#define CONFIG_UEC_ETH
419#define CONFIG_ETHPRIME "Freescale GETH"
420#define CONFIG_PHY_MODE_NEED_CHANGE
421
422#define CONFIG_UEC_ETH1 /* GETH1 */
423
424#ifdef CONFIG_UEC_ETH1
425#define CFG_UEC1_UCC_NUM 0 /* UCC1 */
426#define CFG_UEC1_RX_CLK QE_CLK_NONE
427#define CFG_UEC1_TX_CLK QE_CLK9
428#define CFG_UEC1_ETH_TYPE GIGA_ETH
429#define CFG_UEC1_PHY_ADDR 0
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100430#define CFG_UEC1_INTERFACE_MODE ENET_1000_GMII
Dave Liue732e9c2006-11-03 12:11:15 -0600431#endif
432
433#define CONFIG_UEC_ETH2 /* GETH2 */
434
435#ifdef CONFIG_UEC_ETH2
436#define CFG_UEC2_UCC_NUM 1 /* UCC2 */
437#define CFG_UEC2_RX_CLK QE_CLK_NONE
438#define CFG_UEC2_TX_CLK QE_CLK4
439#define CFG_UEC2_ETH_TYPE GIGA_ETH
440#define CFG_UEC2_PHY_ADDR 1
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100441#define CFG_UEC2_INTERFACE_MODE ENET_1000_GMII
Dave Liue732e9c2006-11-03 12:11:15 -0600442#endif
443
444/*
Dave Liua46daea2006-11-03 19:33:44 -0600445 * Environment
446 */
447
448#ifndef CFG_RAMBOOT
449 #define CFG_ENV_IS_IN_FLASH 1
450 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100451 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
Dave Liua46daea2006-11-03 19:33:44 -0600452 #define CFG_ENV_SIZE 0x2000
453#else
454 #define CFG_NO_FLASH 1 /* Flash is not usable now */
455 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
456 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
457 #define CFG_ENV_SIZE 0x2000
458#endif
459
460#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
461#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
462
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500463/*
Jon Loeligered26c742007-07-10 09:10:49 -0500464 * BOOTP options
465 */
466#define CONFIG_BOOTP_BOOTFILESIZE
467#define CONFIG_BOOTP_BOOTPATH
468#define CONFIG_BOOTP_GATEWAY
469#define CONFIG_BOOTP_HOSTNAME
470
471
472/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500473 * Command line configuration.
474 */
475#include <config_cmd_default.h>
476
477#define CONFIG_CMD_PING
478#define CONFIG_CMD_I2C
479#define CONFIG_CMD_ASKENV
480
Dave Liua46daea2006-11-03 19:33:44 -0600481#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500482 #define CONFIG_CMD_PCI
Dave Liua46daea2006-11-03 19:33:44 -0600483#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500484
485#if defined(CFG_RAMBOOT)
486 #undef CONFIG_CMD_ENV
487 #undef CONFIG_CMD_LOADS
Dave Liua46daea2006-11-03 19:33:44 -0600488#endif
489
Dave Liua46daea2006-11-03 19:33:44 -0600490
491#undef CONFIG_WATCHDOG /* watchdog disabled */
492
493/*
494 * Miscellaneous configurable options
495 */
496#define CFG_LONGHELP /* undef to save memory */
497#define CFG_LOAD_ADDR 0x2000000 /* default load address */
498#define CFG_PROMPT "=> " /* Monitor Command Prompt */
499
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500500#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600501 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
502#else
503 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
504#endif
505
506#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
507#define CFG_MAXARGS 16 /* max number of command args */
508#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
509#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
510
511/*
512 * For booting Linux, the board info and command line data
513 * have to be in the first 8 MB of memory, since this is
514 * the maximum mapped by the Linux kernel during initialization.
515 */
516#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
517
518/*
519 * Core HID Setup
520 */
521#define CFG_HID0_INIT 0x000000000
522#define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
523#define CFG_HID2 HID2_HBE
524
525/*
526 * Cache Config
527 */
528#define CFG_DCACHE_SIZE 32768
529#define CFG_CACHELINE_SIZE 32
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500530#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600531#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value */
532#endif
533
534/*
535 * MMU Setup
536 */
537
538/* DDR: cache cacheable */
539#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
540#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
541#define CFG_DBAT0L CFG_IBAT0L
542#define CFG_DBAT0U CFG_IBAT0U
543
544/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Timur Tabi386a2802006-11-03 12:00:28 -0600545#define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
Dave Liua46daea2006-11-03 19:33:44 -0600546 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Timur Tabi386a2802006-11-03 12:00:28 -0600547#define CFG_IBAT1U (CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
Dave Liua46daea2006-11-03 19:33:44 -0600548#define CFG_DBAT1L CFG_IBAT1L
549#define CFG_DBAT1U CFG_IBAT1U
550
551/* BCSR: cache-inhibit and guarded */
552#define CFG_IBAT2L (CFG_BCSR | BATL_PP_10 | \
553 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
554#define CFG_IBAT2U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
555#define CFG_DBAT2L CFG_IBAT2L
556#define CFG_DBAT2U CFG_IBAT2U
557
558/* FLASH: icache cacheable, but dcache-inhibit and guarded */
559#define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
560#define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
561#define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
562 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
563#define CFG_DBAT3U CFG_IBAT3U
564
565/* Local bus SDRAM: cacheable */
566#define CFG_IBAT4L (CFG_LBC_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
567#define CFG_IBAT4U (CFG_LBC_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
568#define CFG_DBAT4L CFG_IBAT4L
569#define CFG_DBAT4U CFG_IBAT4U
570
571/* Stack in dcache: cacheable, no memory coherence */
572#define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10)
573#define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
574#define CFG_DBAT5L CFG_IBAT5L
575#define CFG_DBAT5U CFG_IBAT5U
576
577#ifdef CONFIG_PCI
578/* PCI MEM space: cacheable */
579#define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
580#define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
581#define CFG_DBAT6L CFG_IBAT6L
582#define CFG_DBAT6U CFG_IBAT6U
583/* PCI MMIO space: cache-inhibit and guarded */
584#define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \
585 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
586#define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
587#define CFG_DBAT7L CFG_IBAT7L
588#define CFG_DBAT7U CFG_IBAT7U
589#else
590#define CFG_IBAT6L (0)
591#define CFG_IBAT6U (0)
592#define CFG_IBAT7L (0)
593#define CFG_IBAT7U (0)
594#define CFG_DBAT6L CFG_IBAT6L
595#define CFG_DBAT6U CFG_IBAT6U
596#define CFG_DBAT7L CFG_IBAT7L
597#define CFG_DBAT7U CFG_IBAT7U
598#endif
599
600/*
601 * Internal Definitions
602 *
603 * Boot Flags
604 */
605#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
606#define BOOTFLAG_WARM 0x02 /* Software reboot */
607
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500608#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600609#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
610#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
611#endif
612
613/*
614 * Environment Configuration
615 */
616
617#define CONFIG_ENV_OVERWRITE
618
619#if defined(CONFIG_UEC_ETH)
620#define CONFIG_ETHADDR 00:04:9f:ef:01:01
621#define CONFIG_HAS_ETH1
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100622#define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
Dave Liua46daea2006-11-03 19:33:44 -0600623#endif
624
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100625#define CONFIG_BAUDRATE 115200
Dave Liua46daea2006-11-03 19:33:44 -0600626
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100627#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
Dave Liua46daea2006-11-03 19:33:44 -0600628
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100629#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
630#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liua46daea2006-11-03 19:33:44 -0600631
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100632#define CONFIG_EXTRA_ENV_SETTINGS \
633 "netdev=eth0\0" \
634 "consoledev=ttyS0\0" \
635 "ramdiskaddr=1000000\0" \
Dave Liua46daea2006-11-03 19:33:44 -0600636 "ramdiskfile=ramfs.83xx\0" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600637 "fdtaddr=400000\0" \
Kim Phillips06a02e12007-01-30 16:15:04 -0600638 "fdtfile=mpc8360emds.dtb\0" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600639 ""
Dave Liua46daea2006-11-03 19:33:44 -0600640
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100641#define CONFIG_NFSBOOTCOMMAND \
642 "setenv bootargs root=/dev/nfs rw " \
643 "nfsroot=$serverip:$rootpath " \
Kim Phillips774e1b52006-11-01 00:10:40 -0600644 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100645 "console=$consoledev,$baudrate $othbootargs;" \
646 "tftp $loadaddr $bootfile;" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600647 "tftp $fdtaddr $fdtfile;" \
648 "bootm $loadaddr - $fdtaddr"
Dave Liua46daea2006-11-03 19:33:44 -0600649
Kim Phillips774e1b52006-11-01 00:10:40 -0600650#define CONFIG_RAMBOOTCOMMAND \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100651 "setenv bootargs root=/dev/ram rw " \
652 "console=$consoledev,$baudrate $othbootargs;" \
653 "tftp $ramdiskaddr $ramdiskfile;" \
654 "tftp $loadaddr $bootfile;" \
Kim Phillips774e1b52006-11-01 00:10:40 -0600655 "tftp $fdtaddr $fdtfile;" \
656 "bootm $loadaddr $ramdiskaddr $fdtaddr"
657
Dave Liua46daea2006-11-03 19:33:44 -0600658
659#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
660
661#endif /* __CONFIG_H */