blob: 5a1e6f5ef1b44934716880b4b06243978b90a340 [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
Jerry Huang84da7cb2011-11-03 14:46:12 +08002 * Copyright (C) 2006,2011 Freescale Semiconductor, Inc.
Dave Liua46daea2006-11-03 19:33:44 -06003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liua46daea2006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liua46daea2006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
Peter Tyser62e73982009-05-22 17:23:24 -050030#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dave Liua46daea2006-11-03 19:33:44 -060031#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020033
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
Tony Lic8b57f12007-08-17 10:35:59 +080036#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liua46daea2006-11-03 19:33:44 -060038
39/*
40 * System Clock Setup
41 */
42#ifdef CONFIG_PCISLAVE
43#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
44#else
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#endif
47
48#ifndef CONFIG_SYS_CLK_FREQ
49#define CONFIG_SYS_CLK_FREQ 66000000
50#endif
51
52/*
53 * Hardware Reset Configuration Word
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_HRCW_LOW (\
Dave Liua46daea2006-11-03 19:33:44 -060056 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
57 HRCWL_DDR_TO_SCB_CLK_1X1 |\
58 HRCWL_CSB_TO_CLKIN_4X1 |\
59 HRCWL_VCO_1X2 |\
60 HRCWL_CE_PLL_VCO_DIV_4 |\
61 HRCWL_CE_PLL_DIV_1X1 |\
62 HRCWL_CE_TO_PLL_1X6 |\
63 HRCWL_CORE_TO_CSB_2X1)
64
65#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060067 HRCWH_PCI_AGENT |\
68 HRCWH_PCI1_ARBITER_DISABLE |\
69 HRCWH_PCICKDRV_DISABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0XFFF00100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT)
75#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060077 HRCWH_PCI_HOST |\
78 HRCWH_PCI1_ARBITER_ENABLE |\
79 HRCWH_PCICKDRV_ENABLE |\
80 HRCWH_CORE_ENABLE |\
81 HRCWH_FROM_0X00000100 |\
82 HRCWH_BOOTSEQ_DISABLE |\
83 HRCWH_SW_WATCHDOG_DISABLE |\
84 HRCWH_ROM_LOC_LOCAL_16BIT)
85#endif
86
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x40000000
Dave Liua46daea2006-11-03 19:33:44 -060092
93#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Lic8b57f12007-08-17 10:35:59 +080094#define CONFIG_BOARD_EARLY_INIT_R
Dave Liua46daea2006-11-03 19:33:44 -060095
96/*
97 * IMMR new address
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_IMMR 0xE0000000
Dave Liua46daea2006-11-03 19:33:44 -0600100
101/*
102 * DDR Setup
103 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500104#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
106 /* + 256M */
107#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger1ed53182011-10-11 23:57:16 -0500109#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
110 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liua46daea2006-11-03 19:33:44 -0600111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips774e1b52006-11-01 00:10:40 -0600113
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800114#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liua46daea2006-11-03 19:33:44 -0600115#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
116
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800117/*
118 * DDRCDR - DDR Control Driver Register
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800121
Dave Liua46daea2006-11-03 19:33:44 -0600122#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#if defined(CONFIG_SPD_EEPROM)
124/*
125 * Determine DDR configuration from I2C interface.
126 */
127#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
128#else
129/*
130 * Manually set up DDR parameters
131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800133#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger1ed53182011-10-11 23:57:16 -0500135#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
Joe Hershberger1ed53182011-10-11 23:57:16 -0500137#define CONFIG_SYS_DDR_TIMING_0 0x00220802
138#define CONFIG_SYS_DDR_TIMING_1 0x38357322
139#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
141#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_MODE 0x47d00432
143#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger1ed53182011-10-11 23:57:16 -0500144#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
146#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800147#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500148#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
149 | CSCONFIG_ROW_BIT_13 \
150 | CSCONFIG_COL_BIT_9)
151#define CONFIG_SYS_DDR_CS1_CONFIG CONFIG_SYS_DDR_CS0_CONFIG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
153#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500154#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
155#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liua46daea2006-11-03 19:33:44 -0600157#endif
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800158#endif
Dave Liua46daea2006-11-03 19:33:44 -0600159
160/*
161 * Memory test
162 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
164#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
165#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liua46daea2006-11-03 19:33:44 -0600166
167/*
168 * The reserved memory
169 */
170
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liua46daea2006-11-03 19:33:44 -0600172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
174#define CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600175#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#undef CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600177#endif
178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500180#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
181#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Dave Liua46daea2006-11-03 19:33:44 -0600182
183/*
184 * Initial RAM Base Address Setup
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_LOCK 1
187#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500189#define CONFIG_SYS_GBL_DATA_OFFSET \
190 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liua46daea2006-11-03 19:33:44 -0600191
192/*
193 * Local Bus Configuration & Clock Setup
194 */
Kim Phillips328040a2009-09-25 18:19:44 -0500195#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
196#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger1ed53182011-10-11 23:57:16 -0500197#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liua46daea2006-11-03 19:33:44 -0600198
199/*
200 * FLASH on the Local Bus
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500203#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
205#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500206#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
207#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liua46daea2006-11-03 19:33:44 -0600208
Joe Hershberger1ed53182011-10-11 23:57:16 -0500209 /* Window base at flash base */
210#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500211#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liua46daea2006-11-03 19:33:44 -0600212
Joe Hershberger1ed53182011-10-11 23:57:16 -0500213#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500214 | BR_PS_16 /* 16 bit port */ \
215 | BR_MS_GPCM /* MSEL = GPCM */ \
216 | BR_V) /* valid */
217#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
218 | OR_GPCM_XAM \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500219 | OR_GPCM_CSNT \
220 | OR_GPCM_ACS_DIV2 \
221 | OR_GPCM_XACS \
222 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500223 | OR_GPCM_TRLX_SET \
224 | OR_GPCM_EHTR_SET \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500225 | OR_GPCM_EAD)
Dave Liua46daea2006-11-03 19:33:44 -0600226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
228#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liua46daea2006-11-03 19:33:44 -0600229
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liua46daea2006-11-03 19:33:44 -0600231
232/*
233 * BCSR on the Local Bus
234 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500235#define CONFIG_SYS_BCSR 0xF8000000
236 /* Access window base at BCSR base */
237#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500238#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Dave Liua46daea2006-11-03 19:33:44 -0600239
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500240#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
241 | BR_PS_8 \
242 | BR_MS_GPCM \
243 | BR_V)
244#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
245 | OR_GPCM_XAM \
246 | OR_GPCM_CSNT \
247 | OR_GPCM_XACS \
248 | OR_GPCM_SCY_15 \
249 | OR_GPCM_TRLX_SET \
250 | OR_GPCM_EHTR_SET \
251 | OR_GPCM_EAD)
252 /* 0xFFFFE9F7 */
Dave Liua46daea2006-11-03 19:33:44 -0600253
254/*
255 * SDRAM on the Local Bus
256 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
258#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liua46daea2006-11-03 19:33:44 -0600259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liua46daea2006-11-03 19:33:44 -0600261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400263#define CONFIG_SYS_LBLAWBAR2 0
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500264#define CONFIG_SYS_LBLAWAR2 (LBLAWAR_EN | LBLAWAR_64MB)
Dave Liua46daea2006-11-03 19:33:44 -0600265
266/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
267/*
268 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liua46daea2006-11-03 19:33:44 -0600269 *
270 * For BR2, need:
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400271 * Base address = BR[0:16] = dynamic
Dave Liua46daea2006-11-03 19:33:44 -0600272 * port size = 32-bits = BR2[19:20] = 11
273 * no parity checking = BR2[21:22] = 00
274 * SDRAM for MSEL = BR2[24:26] = 011
275 * Valid = BR[31] = 1
276 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100277 * 0 4 8 12 16 20 24 28
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400278 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liua46daea2006-11-03 19:33:44 -0600279 */
280
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500281/* Port size=32bit, MSEL=DRAM */
282#define CONFIG_SYS_BR2 (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */
Dave Liua46daea2006-11-03 19:33:44 -0600283
284/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liua46daea2006-11-03 19:33:44 -0600286 *
287 * For OR2, need:
288 * 64MB mask for AM, OR2[0:7] = 1111 1100
289 * XAM, OR2[17:18] = 11
290 * 9 columns OR2[19-21] = 010
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100291 * 13 rows OR2[23-25] = 100
Dave Liua46daea2006-11-03 19:33:44 -0600292 * EAD set for extra time OR[31] = 1
293 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100294 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600295 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
296 */
297
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500298#define CONFIG_SYS_OR2 (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
299 | OR_SDRAM_XAM \
300 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
301 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
302 | OR_SDRAM_EAD)
303 /* 0xFC006901 */
Dave Liua46daea2006-11-03 19:33:44 -0600304
Joe Hershberger1ed53182011-10-11 23:57:16 -0500305 /* LB sdram refresh timer, about 6us */
306#define CONFIG_SYS_LBC_LSRT 0x32000000
307 /* LB refresh timer prescal, 266MHz/32 */
308#define CONFIG_SYS_LBC_MRTPR 0x20000000
Dave Liua46daea2006-11-03 19:33:44 -0600309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liua46daea2006-11-03 19:33:44 -0600311
312/*
313 * SDRAM Controller configuration sequence.
314 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500315#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
316#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
317#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
318#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
319#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liua46daea2006-11-03 19:33:44 -0600320
321#endif
322
323/*
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500324 * Windows to access Platform I/O Boards (PIB) via local bus
Dave Liua46daea2006-11-03 19:33:44 -0600325 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500326#define CONFIG_SYS_PIB_BASE 0xF8008000
327#define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
328
329/* [RFC] This LBLAW only covers the 2nd window (CS5) */
330#define CONFIG_SYS_LBLAWBAR3_PRELIM \
331 CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE
332#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liua46daea2006-11-03 19:33:44 -0600333
334/*
335 * CS4 on Local Bus, to PIB
336 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500337 /* CS4 base address at 0xf8008000 */
338#define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_PIB_BASE \
339 | BR_PS_8 \
340 | BR_MS_GPCM \
341 | BR_V)
342 /* 0xF8008801 */
343#define CONFIG_SYS_OR4_PRELIM (OR_AM_32KB \
344 | OR_GPCM_XAM \
345 | OR_GPCM_CSNT \
346 | OR_GPCM_XACS \
347 | OR_GPCM_SCY_15 \
348 | OR_GPCM_TRLX_SET \
349 | OR_GPCM_EHTR_SET \
350 | OR_GPCM_EAD)
351 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600352
353/*
354 * CS5 on Local Bus, to PIB
355 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500356 /* CS5 base address at 0xf8010000 */
357#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_PIB_BASE + \
358 CONFIG_SYS_PIB_WINDOW_SIZE) \
359 | BR_PS_8 \
360 | BR_MS_GPCM \
361 | BR_V)
362 /* 0xF8010801 */
363#define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PIB_BASE \
364 | OR_GPCM_XAM \
365 | OR_GPCM_CSNT \
366 | OR_GPCM_XACS \
367 | OR_GPCM_SCY_15 \
368 | OR_GPCM_TRLX_SET \
369 | OR_GPCM_EHTR_SET \
370 | OR_GPCM_EAD)
371 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600372
373/*
374 * Serial Port
375 */
376#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_NS16550
378#define CONFIG_SYS_NS16550_SERIAL
379#define CONFIG_SYS_NS16550_REG_SIZE 1
380#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liua46daea2006-11-03 19:33:44 -0600381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500383 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liua46daea2006-11-03 19:33:44 -0600384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
386#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liua46daea2006-11-03 19:33:44 -0600387
Kim Phillipsf3c14782007-02-27 18:41:08 -0600388#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500389#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liua46daea2006-11-03 19:33:44 -0600390/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_HUSH_PARSER
392#ifdef CONFIG_SYS_HUSH_PARSER
393#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liua46daea2006-11-03 19:33:44 -0600394#endif
395
Kim Phillips774e1b52006-11-01 00:10:40 -0600396/* pass open firmware flat tree */
Gerald Van Barend6abef42007-03-31 12:23:51 -0400397#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600398#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600399#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600400
Dave Liua46daea2006-11-03 19:33:44 -0600401/* I2C */
402#define CONFIG_HARD_I2C /* I2C with hardware support */
403#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600404#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
406#define CONFIG_SYS_I2C_SLAVE 0x7F
407#define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
408#define CONFIG_SYS_I2C_OFFSET 0x3000
409#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liua46daea2006-11-03 19:33:44 -0600410
411/*
412 * Config on-board RTC
413 */
414#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liua46daea2006-11-03 19:33:44 -0600416
417/*
418 * General PCI
419 * Addresses are mapped 1-1.
420 */
Kim Phillips57a2af32009-07-18 18:42:13 -0500421#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
422#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
423#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
424#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
425#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
426#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
427#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
428#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
429#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liua46daea2006-11-03 19:33:44 -0600430
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
432#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
433#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liua46daea2006-11-03 19:33:44 -0600434
435
436#ifdef CONFIG_PCI
437
Dave Liua46daea2006-11-03 19:33:44 -0600438#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips57a2af32009-07-18 18:42:13 -0500439#define CONFIG_83XX_PCI_STREAMING
Dave Liua46daea2006-11-03 19:33:44 -0600440
441#undef CONFIG_EEPRO100
442#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liua46daea2006-11-03 19:33:44 -0600444
445#endif /* CONFIG_PCI */
446
447
Anton Vorontsov8d129232009-09-16 23:22:08 +0400448#define CONFIG_HWCONFIG 1
449
Dave Liua46daea2006-11-03 19:33:44 -0600450/*
Dave Liue732e9c2006-11-03 12:11:15 -0600451 * QE UEC ethernet configuration
452 */
453#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500454#define CONFIG_ETHPRIME "UEC0"
Dave Liue732e9c2006-11-03 12:11:15 -0600455#define CONFIG_PHY_MODE_NEED_CHANGE
456
457#define CONFIG_UEC_ETH1 /* GETH1 */
458
459#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
461#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
462#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
463#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
464#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500465#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100466#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600467#endif
468
469#define CONFIG_UEC_ETH2 /* GETH2 */
470
471#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
473#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
474#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
475#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
476#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500477#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100478#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600479#endif
480
481/*
Dave Liua46daea2006-11-03 19:33:44 -0600482 * Environment
483 */
484
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200486 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger1ed53182011-10-11 23:57:16 -0500487 #define CONFIG_ENV_ADDR \
488 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200489 #define CONFIG_ENV_SECT_SIZE 0x20000
490 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600491#else
Joe Hershberger1ed53182011-10-11 23:57:16 -0500492 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200493 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200495 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600496#endif
497
498#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liua46daea2006-11-03 19:33:44 -0600500
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500501/*
Jon Loeligered26c742007-07-10 09:10:49 -0500502 * BOOTP options
503 */
504#define CONFIG_BOOTP_BOOTFILESIZE
505#define CONFIG_BOOTP_BOOTPATH
506#define CONFIG_BOOTP_GATEWAY
507#define CONFIG_BOOTP_HOSTNAME
508
509
510/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500511 * Command line configuration.
512 */
513#include <config_cmd_default.h>
514
515#define CONFIG_CMD_PING
516#define CONFIG_CMD_I2C
517#define CONFIG_CMD_ASKENV
Jerry Van Barenc2343722008-01-12 13:24:14 -0500518#define CONFIG_CMD_SDRAM
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500519
Dave Liua46daea2006-11-03 19:33:44 -0600520#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500521 #define CONFIG_CMD_PCI
Dave Liua46daea2006-11-03 19:33:44 -0600522#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500523
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500525 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500526 #undef CONFIG_CMD_LOADS
Dave Liua46daea2006-11-03 19:33:44 -0600527#endif
528
Dave Liua46daea2006-11-03 19:33:44 -0600529
530#undef CONFIG_WATCHDOG /* watchdog disabled */
531
532/*
533 * Miscellaneous configurable options
534 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_LONGHELP /* undef to save memory */
536#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
537#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liua46daea2006-11-03 19:33:44 -0600538
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500539#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600541#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600543#endif
544
Joe Hershberger1ed53182011-10-11 23:57:16 -0500545 /* Print Buffer Size */
546#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
547#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
548 /* Boot Argument Buffer Size */
549#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
550#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liua46daea2006-11-03 19:33:44 -0600551
552/*
553 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700554 * have to be in the first 256 MB of memory, since this is
Dave Liua46daea2006-11-03 19:33:44 -0600555 * the maximum mapped by the Linux kernel during initialization.
556 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500557#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liua46daea2006-11-03 19:33:44 -0600558
559/*
560 * Core HID Setup
561 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500562#define CONFIG_SYS_HID0_INIT 0x000000000
563#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
564 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#define CONFIG_SYS_HID2 HID2_HBE
Dave Liua46daea2006-11-03 19:33:44 -0600566
567/*
Dave Liua46daea2006-11-03 19:33:44 -0600568 * MMU Setup
569 */
570
Becky Bruce03ea1be2008-05-08 19:02:12 -0500571#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Jerry Huang84da7cb2011-11-03 14:46:12 +0800572#define CONFIG_BAT_RW
Becky Bruce03ea1be2008-05-08 19:02:12 -0500573
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400574/* DDR/LBC SDRAM: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500575#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500576 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500577 | BATL_MEMCOHERENCE)
578#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
579 | BATU_BL_256M \
580 | BATU_VS \
581 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
583#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liua46daea2006-11-03 19:33:44 -0600584
585/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500586#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500587 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500588 | BATL_CACHEINHIBIT \
589 | BATL_GUARDEDSTORAGE)
590#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
591 | BATU_BL_4M \
592 | BATU_VS \
593 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200594#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
595#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liua46daea2006-11-03 19:33:44 -0600596
597/* BCSR: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500598#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500599 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500600 | BATL_CACHEINHIBIT \
601 | BATL_GUARDEDSTORAGE)
602#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
603 | BATU_BL_128K \
604 | BATU_VS \
605 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
607#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liua46daea2006-11-03 19:33:44 -0600608
609/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500610#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500611 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500612 | BATL_MEMCOHERENCE)
613#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
614 | BATU_BL_32M \
615 | BATU_VS \
616 | BATU_VP)
617#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500618 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500619 | BATL_CACHEINHIBIT \
620 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200621#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liua46daea2006-11-03 19:33:44 -0600622
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400623/* DDR/LBC SDRAM next 256M: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500624#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500625 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500626 | BATL_MEMCOHERENCE)
627#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \
628 | BATU_BL_256M \
629 | BATU_VS \
630 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200631#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
632#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liua46daea2006-11-03 19:33:44 -0600633
634/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500635#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger1ed53182011-10-11 23:57:16 -0500636#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
637 | BATU_BL_128K \
638 | BATU_VS \
639 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200640#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
641#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liua46daea2006-11-03 19:33:44 -0600642
643#ifdef CONFIG_PCI
644/* PCI MEM space: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500645#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500646 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500647 | BATL_MEMCOHERENCE)
648#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
649 | BATU_BL_256M \
650 | BATU_VS \
651 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200652#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
653#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liua46daea2006-11-03 19:33:44 -0600654/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500655#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500656 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500657 | BATL_CACHEINHIBIT \
658 | BATL_GUARDEDSTORAGE)
659#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
660 | BATU_BL_256M \
661 | BATU_VS \
662 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200663#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
664#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600665#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200666#define CONFIG_SYS_IBAT6L (0)
667#define CONFIG_SYS_IBAT6U (0)
668#define CONFIG_SYS_IBAT7L (0)
669#define CONFIG_SYS_IBAT7U (0)
670#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
671#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
672#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
673#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600674#endif
675
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500676#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600677#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
678#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
679#endif
680
681/*
682 * Environment Configuration
683 */
684
685#define CONFIG_ENV_OVERWRITE
686
687#if defined(CONFIG_UEC_ETH)
Kim Phillips007fbba2008-01-09 15:24:06 -0600688#define CONFIG_HAS_ETH0
Dave Liua46daea2006-11-03 19:33:44 -0600689#define CONFIG_HAS_ETH1
Dave Liua46daea2006-11-03 19:33:44 -0600690#endif
691
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100692#define CONFIG_BAUDRATE 115200
Dave Liua46daea2006-11-03 19:33:44 -0600693
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500694#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liua46daea2006-11-03 19:33:44 -0600695
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100696#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
697#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liua46daea2006-11-03 19:33:44 -0600698
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100699#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500700 "netdev=eth0\0" \
701 "consoledev=ttyS0\0" \
702 "ramdiskaddr=1000000\0" \
703 "ramdiskfile=ramfs.83xx\0" \
704 "fdtaddr=780000\0" \
705 "fdtfile=mpc836x_mds.dtb\0" \
706 ""
Dave Liua46daea2006-11-03 19:33:44 -0600707
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100708#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500709 "setenv bootargs root=/dev/nfs rw " \
710 "nfsroot=$serverip:$rootpath " \
711 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
712 "$netdev:off " \
713 "console=$consoledev,$baudrate $othbootargs;" \
714 "tftp $loadaddr $bootfile;" \
715 "tftp $fdtaddr $fdtfile;" \
716 "bootm $loadaddr - $fdtaddr"
Dave Liua46daea2006-11-03 19:33:44 -0600717
Kim Phillips774e1b52006-11-01 00:10:40 -0600718#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500719 "setenv bootargs root=/dev/ram rw " \
720 "console=$consoledev,$baudrate $othbootargs;" \
721 "tftp $ramdiskaddr $ramdiskfile;" \
722 "tftp $loadaddr $bootfile;" \
723 "tftp $fdtaddr $fdtfile;" \
724 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600725
Dave Liua46daea2006-11-03 19:33:44 -0600726
727#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
728
729#endif /* __CONFIG_H */