blob: 912202d8ebcfb7c4db841c77717f65fb207e5c5e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
David Feng3b5458c2013-12-14 11:47:37 +08002/*
3 * (C) Copyright 2013
4 * David Feng <fenghua@phytium.com.cn>
5 * Sharma Bhupesh <bhupesh.sharma@freescale.com>
David Feng3b5458c2013-12-14 11:47:37 +08006 */
7#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Simon Glass11c89f32017-05-17 17:18:03 -06009#include <dm.h>
David Feng3b5458c2013-12-14 11:47:37 +080010#include <malloc.h>
11#include <errno.h>
Simon Glass274e0b02020-05-10 11:39:56 -060012#include <net.h>
David Feng3b5458c2013-12-14 11:47:37 +080013#include <netdev.h>
14#include <asm/io.h>
15#include <linux/compiler.h>
David Fengab33c2c2015-01-31 11:55:29 +080016#include <dm/platform_data/serial_pl01x.h>
Liviu Dudau8d1fdc32015-10-19 11:08:32 +010017#include "pcie.h"
Alexander Graf5889e392016-03-04 01:09:51 +010018#include <asm/armv8/mmu.h>
David Feng3b5458c2013-12-14 11:47:37 +080019
20DECLARE_GLOBAL_DATA_PTR;
21
David Fengab33c2c2015-01-31 11:55:29 +080022static const struct pl01x_serial_platdata serial_platdata = {
23 .base = V2M_UART0,
24 .type = TYPE_PL011,
Linus Walleij31e476e2015-04-14 10:01:35 +020025 .clock = CONFIG_PL011_CLOCK,
David Fengab33c2c2015-01-31 11:55:29 +080026};
27
28U_BOOT_DEVICE(vexpress_serials) = {
29 .name = "serial_pl01x",
30 .platdata = &serial_platdata,
31};
32
Alexander Graf5889e392016-03-04 01:09:51 +010033static struct mm_region vexpress64_mem_map[] = {
34 {
York Sunc7104e52016-06-24 16:46:22 -070035 .virt = 0x0UL,
36 .phys = 0x0UL,
Alexander Graf5889e392016-03-04 01:09:51 +010037 .size = 0x80000000UL,
38 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
39 PTE_BLOCK_NON_SHARE |
40 PTE_BLOCK_PXN | PTE_BLOCK_UXN
41 }, {
York Sunc7104e52016-06-24 16:46:22 -070042 .virt = 0x80000000UL,
43 .phys = 0x80000000UL,
Alexander Graf5889e392016-03-04 01:09:51 +010044 .size = 0xff80000000UL,
45 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
46 PTE_BLOCK_INNER_SHARE
47 }, {
48 /* List terminator */
49 0,
50 }
51};
52
53struct mm_region *mem_map = vexpress64_mem_map;
54
Ryan Harkin8961d502015-11-18 10:39:06 +000055/* This function gets replaced by platforms supporting PCIe.
56 * The replacement function, eg. on Juno, initialises the PCIe bus.
57 */
58__weak void vexpress64_pcie_init(void)
59{
60}
61
David Feng3b5458c2013-12-14 11:47:37 +080062int board_init(void)
63{
Liviu Dudau8d1fdc32015-10-19 11:08:32 +010064 vexpress64_pcie_init();
David Feng3b5458c2013-12-14 11:47:37 +080065 return 0;
66}
67
68int dram_init(void)
69{
David Feng3b5458c2013-12-14 11:47:37 +080070 gd->ram_size = PHYS_SDRAM_1_SIZE;
71 return 0;
72}
73
Simon Glass2f949c32017-03-31 08:40:32 -060074int dram_init_banksize(void)
Liviu Dudau086c9772015-10-19 11:08:31 +010075{
76 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
77 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
Ryan Harkin98d2fff2015-11-18 10:39:07 +000078#ifdef PHYS_SDRAM_2
Liviu Dudau086c9772015-10-19 11:08:31 +010079 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
80 gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
Ryan Harkin98d2fff2015-11-18 10:39:07 +000081#endif
Simon Glass2f949c32017-03-31 08:40:32 -060082
83 return 0;
Liviu Dudau086c9772015-10-19 11:08:31 +010084}
85
Andre Przywara94504f42020-04-27 19:18:01 +010086#ifdef CONFIG_OF_BOARD
87#define JUNO_FLASH_SEC_SIZE (256 * 1024)
88static phys_addr_t find_dtb_in_nor_flash(const char *partname)
89{
90 phys_addr_t sector = CONFIG_SYS_FLASH_BASE;
91 int i;
92
93 for (i = 0;
94 i < CONFIG_SYS_MAX_FLASH_SECT;
95 i++, sector += JUNO_FLASH_SEC_SIZE) {
96 int len = strlen(partname) + 1;
97 int offs;
98 phys_addr_t imginfo;
99 u32 reg;
100
101 reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x04);
102 /* This makes up the string "HSLFTOOF" flash footer */
103 if (reg != 0x464F4F54U)
104 continue;
105 reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x08);
106 if (reg != 0x464C5348U)
107 continue;
108
109 for (offs = 0; offs < 32; offs += 4, len -= 4) {
110 reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x30 + offs);
111 if (strncmp(partname + offs, (char *)&reg,
112 len > 4 ? 4 : len))
113 break;
114
115 if (len > 4)
116 continue;
117
118 reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x10);
119 imginfo = sector + JUNO_FLASH_SEC_SIZE - 0x30 - reg;
120 reg = readl(imginfo + 0x54);
121
122 return CONFIG_SYS_FLASH_BASE +
123 reg * JUNO_FLASH_SEC_SIZE;
124 }
125 }
126
127 printf("No DTB found\n");
128
129 return ~0;
130}
131
132void *board_fdt_blob_setup(void)
133{
134 phys_addr_t fdt_rom_addr = find_dtb_in_nor_flash(CONFIG_JUNO_DTB_PART);
135
136 if (fdt_rom_addr == ~0UL)
137 return NULL;
138
139 return (void *)fdt_rom_addr;
140}
141#endif
142
Andre Przywara651c91b2020-04-27 19:18:02 +0100143/* Actual reset is done via PSCI. */
David Feng3b5458c2013-12-14 11:47:37 +0800144void reset_cpu(ulong addr)
145{
Darwin Rambod32d4112014-06-09 11:12:59 -0700146}
147
David Feng3b5458c2013-12-14 11:47:37 +0800148/*
149 * Board specific ethernet initialization routine.
150 */
151int board_eth_init(bd_t *bis)
152{
153 int rc = 0;
154#ifdef CONFIG_SMC91111
155 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
156#endif
Linus Walleij48b47552015-02-17 11:35:25 +0100157#ifdef CONFIG_SMC911X
158 rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
159#endif
David Feng3b5458c2013-12-14 11:47:37 +0800160 return rc;
161}