Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 1 | /* |
| 2 | * |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 3 | * Common functions for OMAP4/5 based boards |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 4 | * |
| 5 | * (C) Copyright 2010 |
| 6 | * Texas Instruments, <www.ti.com> |
| 7 | * |
| 8 | * Author : |
| 9 | * Aneesh V <aneesh@ti.com> |
| 10 | * Steve Sakoman <steve@sakoman.com> |
| 11 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 12 | * SPDX-License-Identifier: GPL-2.0+ |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 13 | */ |
| 14 | #include <common.h> |
Tom Rini | 28591df | 2012-08-13 12:03:19 -0700 | [diff] [blame] | 15 | #include <spl.h> |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 16 | #include <asm/arch/sys_proto.h> |
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame^] | 17 | #include <linux/sizes.h> |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 18 | #include <asm/emif.h> |
SRICHARAN R | fb6aa1f | 2013-02-04 04:22:00 +0000 | [diff] [blame] | 19 | #include <asm/omap_common.h> |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 20 | #include <linux/compiler.h> |
R Sricharan | 06396c1 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 21 | #include <asm/cache.h> |
| 22 | #include <asm/system.h> |
| 23 | |
| 24 | #define ARMV7_DCACHE_WRITEBACK 0xe |
| 25 | #define ARMV7_DOMAIN_CLIENT 1 |
| 26 | #define ARMV7_DOMAIN_MASK (0x3 << 0) |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 27 | |
Nishanth Menon | 4e5dd66 | 2010-11-19 11:19:40 -0500 | [diff] [blame] | 28 | DECLARE_GLOBAL_DATA_PTR; |
| 29 | |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 30 | void do_set_mux(u32 base, struct pad_conf_entry const *array, int size) |
| 31 | { |
| 32 | int i; |
| 33 | struct pad_conf_entry *pad = (struct pad_conf_entry *) array; |
| 34 | |
| 35 | for (i = 0; i < size; i++, pad++) |
| 36 | writew(pad->val, base + pad->offset); |
| 37 | } |
| 38 | |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 39 | static void set_mux_conf_regs(void) |
| 40 | { |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 41 | switch (omap_hw_init_context()) { |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 42 | case OMAP_INIT_CONTEXT_SPL: |
| 43 | set_muxconf_regs_essential(); |
| 44 | break; |
| 45 | case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL: |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 46 | break; |
| 47 | case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR: |
| 48 | case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH: |
| 49 | set_muxconf_regs_essential(); |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 50 | break; |
| 51 | } |
| 52 | } |
| 53 | |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 54 | u32 cortex_rev(void) |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 55 | { |
| 56 | |
| 57 | unsigned int rev; |
| 58 | |
| 59 | /* Read Main ID Register (MIDR) */ |
| 60 | asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev)); |
| 61 | |
| 62 | return rev; |
| 63 | } |
| 64 | |
Tom Rini | 01b2dd9 | 2013-05-31 10:44:23 -0400 | [diff] [blame] | 65 | static void omap_rev_string(void) |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 66 | { |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 67 | u32 omap_rev = omap_revision(); |
Lokesh Vutla | 43c296f | 2013-02-12 21:29:03 +0000 | [diff] [blame] | 68 | u32 soc_variant = (omap_rev & 0xF0000000) >> 28; |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 69 | u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16; |
| 70 | u32 major_rev = (omap_rev & 0x00000F00) >> 8; |
| 71 | u32 minor_rev = (omap_rev & 0x000000F0) >> 4; |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 72 | |
Lokesh Vutla | 43c296f | 2013-02-12 21:29:03 +0000 | [diff] [blame] | 73 | if (soc_variant) |
| 74 | printf("OMAP"); |
| 75 | else |
| 76 | printf("DRA"); |
| 77 | printf("%x ES%x.%x\n", omap_variant, major_rev, |
| 78 | minor_rev); |
Aneesh V | 162ced3 | 2011-07-21 09:10:04 -0400 | [diff] [blame] | 79 | } |
| 80 | |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 81 | #ifdef CONFIG_SPL_BUILD |
Tom Rini | fe3b0c7 | 2012-08-13 11:37:56 -0700 | [diff] [blame] | 82 | void spl_display_print(void) |
| 83 | { |
| 84 | omap_rev_string(); |
| 85 | } |
Sricharan | 308fe92 | 2011-11-15 09:50:03 -0500 | [diff] [blame] | 86 | #endif |
| 87 | |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 88 | void __weak srcomp_enable(void) |
| 89 | { |
SRICHARAN R | 4af1988 | 2013-04-24 00:41:23 +0000 | [diff] [blame] | 90 | } |
| 91 | |
SRICHARAN R | 669b337 | 2013-04-24 00:41:25 +0000 | [diff] [blame] | 92 | #ifdef CONFIG_ARCH_CPU_INIT |
| 93 | /* |
| 94 | * SOC specific cpu init |
| 95 | */ |
| 96 | int arch_cpu_init(void) |
| 97 | { |
| 98 | save_omap_boot_params(); |
| 99 | return 0; |
| 100 | } |
| 101 | #endif /* CONFIG_ARCH_CPU_INIT */ |
| 102 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 103 | /* |
| 104 | * Routine: s_init |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 105 | * Description: Does early system init of watchdog, muxing, andclocks |
| 106 | * Watchdog disable is done always. For the rest what gets done |
| 107 | * depends on the boot mode in which this function is executed |
| 108 | * 1. s_init of SPL running from SRAM |
| 109 | * 2. s_init of U-Boot running from FLASH |
| 110 | * 3. s_init of U-Boot loaded to SDRAM by SPL |
| 111 | * 4. s_init of U-Boot loaded to SDRAM by ROM code using the |
| 112 | * Configuration Header feature |
| 113 | * Please have a look at the respective functions to see what gets |
| 114 | * done in each of these cases |
| 115 | * This function is called with SRAM stack. |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 116 | */ |
| 117 | void s_init(void) |
| 118 | { |
SRICHARAN R | 4af1988 | 2013-04-24 00:41:23 +0000 | [diff] [blame] | 119 | /* |
| 120 | * Save the boot parameters passed from romcode. |
| 121 | * We cannot delay the saving further than this, |
| 122 | * to prevent overwrites. |
| 123 | */ |
| 124 | #ifdef CONFIG_SPL_BUILD |
| 125 | save_omap_boot_params(); |
| 126 | #endif |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 127 | init_omap_revision(); |
SRICHARAN R | fb6aa1f | 2013-02-04 04:22:00 +0000 | [diff] [blame] | 128 | hw_data_init(); |
| 129 | |
Lokesh Vutla | ba87377 | 2012-05-29 19:26:43 +0000 | [diff] [blame] | 130 | #ifdef CONFIG_SPL_BUILD |
| 131 | if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0)) |
| 132 | force_emif_self_refresh(); |
| 133 | #endif |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 134 | watchdog_init(); |
Aneesh V | f908b63 | 2011-07-21 09:10:01 -0400 | [diff] [blame] | 135 | set_mux_conf_regs(); |
Aneesh V | b8e60b9 | 2011-07-21 09:10:21 -0400 | [diff] [blame] | 136 | #ifdef CONFIG_SPL_BUILD |
Lokesh Vutla | 2804963 | 2013-02-12 01:33:45 +0000 | [diff] [blame] | 137 | srcomp_enable(); |
Simon Schwarz | 01a4332 | 2011-09-14 15:14:46 -0400 | [diff] [blame] | 138 | setup_clocks_for_console(); |
Tom Rini | 31dfba4 | 2012-08-22 15:31:05 -0700 | [diff] [blame] | 139 | |
| 140 | gd = &gdata; |
| 141 | |
Aneesh V | b8e60b9 | 2011-07-21 09:10:21 -0400 | [diff] [blame] | 142 | preloader_console_init(); |
Aneesh V | b35f7cb | 2011-09-08 11:05:56 -0400 | [diff] [blame] | 143 | do_io_settings(); |
Aneesh V | b8e60b9 | 2011-07-21 09:10:21 -0400 | [diff] [blame] | 144 | #endif |
Aneesh V | 0d2628b | 2011-07-21 09:10:07 -0400 | [diff] [blame] | 145 | prcm_init(); |
Aneesh V | b8e60b9 | 2011-07-21 09:10:21 -0400 | [diff] [blame] | 146 | #ifdef CONFIG_SPL_BUILD |
| 147 | /* For regular u-boot sdram_init() is called from dram_init() */ |
| 148 | sdram_init(); |
| 149 | #endif |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | /* |
| 153 | * Routine: wait_for_command_complete |
| 154 | * Description: Wait for posting to finish on watchdog |
| 155 | */ |
| 156 | void wait_for_command_complete(struct watchdog *wd_base) |
| 157 | { |
| 158 | int pending = 1; |
| 159 | do { |
| 160 | pending = readl(&wd_base->wwps); |
| 161 | } while (pending); |
| 162 | } |
| 163 | |
| 164 | /* |
| 165 | * Routine: watchdog_init |
| 166 | * Description: Shut down watch dogs |
| 167 | */ |
| 168 | void watchdog_init(void) |
| 169 | { |
| 170 | struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE; |
| 171 | |
| 172 | writel(WD_UNLOCK1, &wd2_base->wspr); |
| 173 | wait_for_command_complete(wd2_base); |
| 174 | writel(WD_UNLOCK2, &wd2_base->wspr); |
| 175 | } |
| 176 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 177 | |
| 178 | /* |
| 179 | * This function finds the SDRAM size available in the system |
| 180 | * based on DMM section configurations |
| 181 | * This is needed because the size of memory installed may be |
| 182 | * different on different versions of the board |
| 183 | */ |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 184 | u32 omap_sdram_size(void) |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 185 | { |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 186 | u32 section, i, valid; |
| 187 | u64 sdram_start = 0, sdram_end = 0, addr, |
| 188 | size, total_size = 0, trap_size = 0; |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 189 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 190 | for (i = 0; i < 4; i++) { |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 191 | section = __raw_readl(DMM_BASE + i*4); |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 192 | valid = (section & EMIF_SDRC_ADDRSPC_MASK) >> |
| 193 | (EMIF_SDRC_ADDRSPC_SHIFT); |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 194 | addr = section & EMIF_SYS_ADDR_MASK; |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 195 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 196 | /* See if the address is valid */ |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 197 | if ((addr >= DRAM_ADDR_SPACE_START) && |
| 198 | (addr < DRAM_ADDR_SPACE_END)) { |
| 199 | size = ((section & EMIF_SYS_SIZE_MASK) >> |
| 200 | EMIF_SYS_SIZE_SHIFT); |
| 201 | size = 1 << size; |
| 202 | size *= SZ_16M; |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 203 | |
| 204 | if (valid != DMM_SDRC_ADDR_SPC_INVALID) { |
| 205 | if (!sdram_start || (addr < sdram_start)) |
| 206 | sdram_start = addr; |
| 207 | if (!sdram_end || ((addr + size) > sdram_end)) |
| 208 | sdram_end = addr + size; |
| 209 | } else { |
| 210 | trap_size = size; |
| 211 | } |
| 212 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 213 | } |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 214 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 215 | } |
SRICHARAN R | 015be79 | 2012-05-17 00:12:06 +0000 | [diff] [blame] | 216 | total_size = (sdram_end - sdram_start) - (trap_size); |
Sricharan | 62a8650 | 2011-11-15 09:50:00 -0500 | [diff] [blame] | 217 | |
Aneesh V | 04bd2b9 | 2010-09-12 10:32:55 +0530 | [diff] [blame] | 218 | return total_size; |
| 219 | } |
| 220 | |
| 221 | |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 222 | /* |
| 223 | * Routine: dram_init |
| 224 | * Description: sets uboots idea of sdram size |
| 225 | */ |
| 226 | int dram_init(void) |
| 227 | { |
Aneesh V | cc56558 | 2011-07-21 09:10:09 -0400 | [diff] [blame] | 228 | sdram_init(); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 229 | gd->ram_size = omap_sdram_size(); |
Steve Sakoman | 1ad2158 | 2010-06-08 13:07:46 -0700 | [diff] [blame] | 230 | return 0; |
| 231 | } |
| 232 | |
| 233 | /* |
| 234 | * Print board information |
| 235 | */ |
| 236 | int checkboard(void) |
| 237 | { |
| 238 | puts(sysinfo.board_string); |
| 239 | return 0; |
| 240 | } |
| 241 | |
Steve Sakoman | 9bb65b5 | 2010-07-15 13:43:10 -0700 | [diff] [blame] | 242 | /* |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 243 | * get_device_type(): tell if GP/HS/EMU/TST |
| 244 | */ |
| 245 | u32 get_device_type(void) |
Aneesh V | e3405bd | 2011-06-16 23:30:52 +0000 | [diff] [blame] | 246 | { |
Lokesh Vutla | 834b6b0 | 2013-02-04 04:22:04 +0000 | [diff] [blame] | 247 | return (readl((*ctrl)->control_status) & |
SRICHARAN R | 36c366f | 2012-03-12 02:25:43 +0000 | [diff] [blame] | 248 | (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT; |
Aneesh V | e3405bd | 2011-06-16 23:30:52 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Masahiro Yamada | 81a689e | 2014-02-13 18:30:26 +0900 | [diff] [blame] | 251 | #if defined(CONFIG_DISPLAY_CPUINFO) |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 252 | /* |
| 253 | * Print CPU information |
| 254 | */ |
| 255 | int print_cpuinfo(void) |
Aneesh V | e3405bd | 2011-06-16 23:30:52 +0000 | [diff] [blame] | 256 | { |
Andreas Müller | 0cda7a4 | 2012-01-04 15:26:24 +0000 | [diff] [blame] | 257 | puts("CPU : "); |
| 258 | omap_rev_string(); |
Sricharan | 9310ff7 | 2011-11-15 09:49:55 -0500 | [diff] [blame] | 259 | |
| 260 | return 0; |
| 261 | } |
Masahiro Yamada | 81a689e | 2014-02-13 18:30:26 +0900 | [diff] [blame] | 262 | #endif |
| 263 | |
Aneesh V | 572134b | 2011-08-11 04:35:43 +0000 | [diff] [blame] | 264 | #ifndef CONFIG_SYS_DCACHE_OFF |
| 265 | void enable_caches(void) |
| 266 | { |
| 267 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 268 | dcache_enable(); |
| 269 | } |
R Sricharan | 06396c1 | 2013-03-04 20:04:45 +0000 | [diff] [blame] | 270 | |
| 271 | void dram_bank_mmu_setup(int bank) |
| 272 | { |
| 273 | bd_t *bd = gd->bd; |
| 274 | int i; |
| 275 | |
| 276 | u32 start = bd->bi_dram[bank].start >> 20; |
| 277 | u32 size = bd->bi_dram[bank].size >> 20; |
| 278 | u32 end = start + size; |
| 279 | |
| 280 | debug("%s: bank: %d\n", __func__, bank); |
| 281 | for (i = start; i < end; i++) |
| 282 | set_section_dcache(i, ARMV7_DCACHE_WRITEBACK); |
| 283 | |
| 284 | } |
| 285 | |
| 286 | void arm_init_domains(void) |
| 287 | { |
| 288 | u32 reg; |
| 289 | |
| 290 | reg = get_dacr(); |
| 291 | /* |
| 292 | * Set DOMAIN to client access so that all permissions |
| 293 | * set in pagetables are validated by the mmu. |
| 294 | */ |
| 295 | reg &= ~ARMV7_DOMAIN_MASK; |
| 296 | reg |= ARMV7_DOMAIN_CLIENT; |
| 297 | set_dacr(reg); |
| 298 | } |
Aneesh V | 572134b | 2011-08-11 04:35:43 +0000 | [diff] [blame] | 299 | #endif |