blob: 32a90b83b5a74a3a18a7639f831cb132476b5153 [file] [log] [blame]
Bin Meng6b697752018-09-26 06:55:06 -07001menu "RISC-V architecture"
Rick Chen64d4ead2017-12-26 13:55:52 +08002 depends on RISCV
3
4config SYS_ARCH
5 default "riscv"
6
7choice
8 prompt "Target select"
9 optional
10
Rick Chenb66af372018-05-29 09:54:40 +080011config TARGET_AX25_AE350
12 bool "Support ax25-ae350"
Rick Chen64d4ead2017-12-26 13:55:52 +080013
Padmarao Begari4216f342019-05-28 15:47:51 +053014config TARGET_MICROCHIP_ICICLE
15 bool "Support Microchip PolarFire-SoC Icicle Board"
16
Bin Meng8a8694d2018-09-26 06:55:21 -070017config TARGET_QEMU_VIRT
18 bool "Support QEMU Virt Board"
19
Bin Menge9ead4a2021-03-17 11:10:58 +080020config TARGET_SIFIVE_UNLEASHED
21 bool "Support SiFive Unleashed Board"
Anup Patel7a167f22019-02-25 08:15:19 +000022
Green Wan2e5da522021-05-27 06:52:13 -070023config TARGET_SIFIVE_UNMATCHED
24 bool "Support SiFive Unmatched Board"
Tom Rini3ef67ae2021-08-26 11:47:59 -040025 select SYS_CACHE_SHIFT_6
Green Wan2e5da522021-05-27 06:52:13 -070026
Sean Andersonedc32ab2020-06-24 06:41:25 -040027config TARGET_SIPEED_MAIX
28 bool "Support Sipeed Maix Board"
Tom Rini3ef67ae2021-08-26 11:47:59 -040029 select SYS_CACHE_SHIFT_6
Sean Andersonedc32ab2020-06-24 06:41:25 -040030
Tianrui Wei2ef594d2021-07-01 12:54:19 +080031config TARGET_OPENPITON_RISCV64
32 bool "Support RISC-V cores on OpenPiton SoC"
33
Rick Chen64d4ead2017-12-26 13:55:52 +080034endchoice
35
Trevor Woernerba64b8b2019-05-03 09:40:59 -040036config SYS_ICACHE_OFF
37 bool "Do not enable icache"
Trevor Woernerba64b8b2019-05-03 09:40:59 -040038 help
39 Do not enable instruction cache in U-Boot.
40
Trevor Woerner43ec7e02019-05-03 09:41:00 -040041config SPL_SYS_ICACHE_OFF
42 bool "Do not enable icache in SPL"
43 depends on SPL
44 default SYS_ICACHE_OFF
45 help
46 Do not enable instruction cache in SPL.
47
Trevor Woernerba64b8b2019-05-03 09:40:59 -040048config SYS_DCACHE_OFF
49 bool "Do not enable dcache"
Trevor Woernerba64b8b2019-05-03 09:40:59 -040050 help
51 Do not enable data cache in U-Boot.
52
Trevor Woerner43ec7e02019-05-03 09:41:00 -040053config SPL_SYS_DCACHE_OFF
54 bool "Do not enable dcache in SPL"
55 depends on SPL
56 default SYS_DCACHE_OFF
57 help
58 Do not enable data cache in SPL.
59
Rick Chen842d5802018-11-07 09:34:06 +080060# board-specific options below
Rick Chenb66af372018-05-29 09:54:40 +080061source "board/AndesTech/ax25-ae350/Kconfig"
Bin Meng8a8694d2018-09-26 06:55:21 -070062source "board/emulation/qemu-riscv/Kconfig"
Padmarao Begari4216f342019-05-28 15:47:51 +053063source "board/microchip/mpfs_icicle/Kconfig"
Bin Menge9ead4a2021-03-17 11:10:58 +080064source "board/sifive/unleashed/Kconfig"
Green Wan2e5da522021-05-27 06:52:13 -070065source "board/sifive/unmatched/Kconfig"
Tianrui Wei2ef594d2021-07-01 12:54:19 +080066source "board/openpiton/riscv64/Kconfig"
Sean Andersonedc32ab2020-06-24 06:41:25 -040067source "board/sipeed/maix/Kconfig"
Rick Chen64d4ead2017-12-26 13:55:52 +080068
Rick Chen842d5802018-11-07 09:34:06 +080069# platform-specific options below
70source "arch/riscv/cpu/ax25/Kconfig"
Pragnesh Patel25269c02020-05-29 11:33:34 +053071source "arch/riscv/cpu/fu540/Kconfig"
Green Wan7f337432021-05-27 06:52:07 -070072source "arch/riscv/cpu/fu740/Kconfig"
Anup Patel1240cd62019-02-25 08:14:10 +000073source "arch/riscv/cpu/generic/Kconfig"
Rick Chen842d5802018-11-07 09:34:06 +080074
75# architecture-specific options below
76
Rick Chen64d4ead2017-12-26 13:55:52 +080077choice
Lukas Auer54ebfe72018-11-22 11:26:12 +010078 prompt "Base ISA"
79 default ARCH_RV32I
Rick Chen64d4ead2017-12-26 13:55:52 +080080
Lukas Auer54ebfe72018-11-22 11:26:12 +010081config ARCH_RV32I
82 bool "RV32I"
Rick Chen64d4ead2017-12-26 13:55:52 +080083 select 32BIT
84 help
Lukas Auer54ebfe72018-11-22 11:26:12 +010085 Choose this option to target the RV32I base integer instruction set.
Rick Chen64d4ead2017-12-26 13:55:52 +080086
Lukas Auer54ebfe72018-11-22 11:26:12 +010087config ARCH_RV64I
88 bool "RV64I"
Rick Chen64d4ead2017-12-26 13:55:52 +080089 select 64BIT
Lukas Auer7ab1df02018-11-22 11:26:13 +010090 select PHYS_64BIT
Rick Chen64d4ead2017-12-26 13:55:52 +080091 help
Lukas Auer54ebfe72018-11-22 11:26:12 +010092 Choose this option to target the RV64I base integer instruction set.
Rick Chen64d4ead2017-12-26 13:55:52 +080093
94endchoice
95
Lukas Auerecc5d832018-12-12 06:12:23 -080096choice
97 prompt "Code Model"
98 default CMODEL_MEDLOW
99
100config CMODEL_MEDLOW
101 bool "medium low code model"
102 help
103 U-Boot and its statically defined symbols must lie within a single 2 GiB
104 address range and must lie between absolute addresses -2 GiB and +2 GiB.
105
106config CMODEL_MEDANY
107 bool "medium any code model"
108 help
109 U-Boot and its statically defined symbols must be within any single 2 GiB
110 address range.
111
112endchoice
113
Anup Patel27881772018-12-12 06:12:29 -0800114choice
115 prompt "Run Mode"
116 default RISCV_MMODE
117
118config RISCV_MMODE
119 bool "Machine"
120 help
121 Choose this option to build U-Boot for RISC-V M-Mode.
122
123config RISCV_SMODE
124 bool "Supervisor"
125 help
126 Choose this option to build U-Boot for RISC-V S-Mode.
127
128endchoice
129
Lukas Auer61346592019-08-21 21:14:43 +0200130choice
131 prompt "SPL Run Mode"
132 default SPL_RISCV_MMODE
133 depends on SPL
134
135config SPL_RISCV_MMODE
136 bool "Machine"
137 help
138 Choose this option to build U-Boot SPL for RISC-V M-Mode.
139
140config SPL_RISCV_SMODE
141 bool "Supervisor"
142 help
143 Choose this option to build U-Boot SPL for RISC-V S-Mode.
144
145endchoice
146
Lukas Auer002012f2018-11-22 11:26:14 +0100147config RISCV_ISA_C
148 bool "Emit compressed instructions"
149 default y
150 help
151 Adds "C" to the ISA subsets that the toolchain is allowed to emit
152 when building U-Boot, which results in compressed instructions in the
153 U-Boot binary.
154
155config RISCV_ISA_A
156 def_bool y
157
Rick Chen64d4ead2017-12-26 13:55:52 +0800158config 32BIT
159 bool
160
161config 64BIT
162 bool
163
Padmarao Begaria235d432021-01-15 08:20:35 +0530164config DMA_ADDR_T_64BIT
165 bool
166 default y if 64BIT
167
Bin Mengb6ee5e12018-12-12 06:12:30 -0800168config SIFIVE_CLINT
169 bool
Bin Meng614b1d82021-05-11 20:04:12 +0800170 depends on RISCV_MMODE
171 help
172 The SiFive CLINT block holds memory-mapped control and status registers
173 associated with software and timer interrupts.
174
175config SPL_SIFIVE_CLINT
176 bool
177 depends on SPL_RISCV_MMODE
Bin Mengb6ee5e12018-12-12 06:12:30 -0800178 help
179 The SiFive CLINT block holds memory-mapped control and status registers
180 associated with software and timer interrupts.
181
Zong Lic39544c2021-09-01 15:01:41 +0800182config SIFIVE_CACHE
183 bool
184 help
185 This enables the operations to configure SiFive cache
186
Rick Chen6df4ed02019-04-02 15:56:39 +0800187config ANDES_PLIC
188 bool
Lukas Auer61346592019-08-21 21:14:43 +0200189 depends on RISCV_MMODE || SPL_RISCV_MMODE
Rick Chen6df4ed02019-04-02 15:56:39 +0800190 select REGMAP
191 select SYSCON
Lukas Auer61346592019-08-21 21:14:43 +0200192 select SPL_REGMAP if SPL
193 select SPL_SYSCON if SPL
Rick Chen6df4ed02019-04-02 15:56:39 +0800194 help
195 The Andes PLIC block holds memory-mapped claim and pending registers
196 associated with software interrupt.
197
Lukas Auer83d573d2019-03-17 19:28:32 +0100198config SMP
199 bool "Symmetric Multi-Processing"
Bin Meng49975222020-04-16 08:09:31 -0700200 depends on SBI_V01 || !RISCV_SMODE
Lukas Auer83d573d2019-03-17 19:28:32 +0100201 help
202 This enables support for systems with more than one CPU. If
203 you say N here, U-Boot will run on single and multiprocessor
204 machines, but will use only one CPU of a multiprocessor
205 machine. If you say Y here, U-Boot will run on many, but not
206 all, single processor machines.
207
Bin Mengb161f902020-04-16 08:09:30 -0700208config SPL_SMP
209 bool "Symmetric Multi-Processing in SPL"
210 depends on SPL && SPL_RISCV_MMODE
211 default y
212 help
213 This enables support for systems with more than one CPU in SPL.
214 If you say N here, U-Boot SPL will run on single and multiprocessor
215 machines, but will use only one CPU of a multiprocessor
216 machine. If you say Y here, U-Boot SPL will run on many, but not
217 all, single processor machines.
218
Lukas Auer83d573d2019-03-17 19:28:32 +0100219config NR_CPUS
220 int "Maximum number of CPUs (2-32)"
221 range 2 32
Bin Mengb161f902020-04-16 08:09:30 -0700222 depends on SMP || SPL_SMP
Lukas Auer83d573d2019-03-17 19:28:32 +0100223 default 8
224 help
225 On multiprocessor machines, U-Boot sets up a stack for each CPU.
226 Stack memory is pre-allocated. U-Boot must therefore know the
227 maximum number of CPUs that may be present.
228
Bin Mengee3bcd02020-03-09 19:35:28 -0700229config SBI
230 bool
231 default y if RISCV_SMODE || SPL_RISCV_SMODE
232
Bin Menga75325e2020-04-16 08:09:32 -0700233choice
234 prompt "SBI support"
Bin Meng3aecc4b2020-04-16 08:09:33 -0700235 default SBI_V02
Bin Menga75325e2020-04-16 08:09:32 -0700236
Bin Meng887d8092020-03-09 19:35:30 -0700237config SBI_V01
238 bool "SBI v0.1 support"
Bin Meng887d8092020-03-09 19:35:30 -0700239 depends on SBI
240 help
241 This config allows kernel to use SBI v0.1 APIs. This will be
242 deprecated in future once legacy M-mode software are no longer in use.
243
Bin Menga75325e2020-04-16 08:09:32 -0700244config SBI_V02
245 bool "SBI v0.2 support"
246 depends on SBI
247 help
248 This config allows kernel to use SBI v0.2 APIs. SBI v0.2 is more
249 scalable and extendable to handle future needs for RISC-V supervisor
250 interfaces. For example, with SBI v0.2 HSM extension, only a single
251 hart need to boot and enter operating system. The booting hart can
252 bring up secondary harts one by one afterwards.
253
254 Choose this option if OpenSBI v0.7 or above release is used together
255 with U-Boot.
256
257endchoice
258
Lukas Auere79178b2019-03-17 19:28:34 +0100259config SBI_IPI
260 bool
Bin Mengee3bcd02020-03-09 19:35:28 -0700261 depends on SBI
Lukas Auer61346592019-08-21 21:14:43 +0200262 default y if RISCV_SMODE || SPL_RISCV_SMODE
Lukas Auere79178b2019-03-17 19:28:34 +0100263 depends on SMP
264
Rick Chene5e6c362019-04-30 13:49:33 +0800265config XIP
266 bool "XIP mode"
267 help
268 XIP (eXecute In Place) is a method for executing code directly
269 from a NOR flash memory without copying the code to ram.
270 Say yes here if U-Boot boots from flash directly.
271
Nikita Shubin7e5e0292022-09-02 11:47:39 +0300272config SPL_XIP
273 bool "Enable XIP mode for SPL"
274 help
275 If SPL starts in read-only memory (XIP for example) then we shouldn't
276 rely on lock variables (for example hart_lottery and available_harts_lock),
277 this affects only SPL, other stages should proceed as non-XIP.
278
Rick Chen9c4d5c12022-09-21 14:34:54 +0800279config AVAILABLE_HARTS
280 bool "Send IPI by available harts"
281 default y
282 help
283 By default, IPI sending mechanism will depend on available_harts.
284 If disable this, it will send IPI by CPUs node numbers of device tree.
285
Sean Andersone8b46a12019-12-25 00:27:44 -0500286config SHOW_REGS
287 bool "Show registers on unhandled exception"
288
Sean Anderson7f4b6662020-06-24 06:41:19 -0400289config RISCV_PRIV_1_9
290 bool "Use version 1.9 of the RISC-V priviledged specification"
291 help
292 Older versions of the RISC-V priviledged specification had
293 separate counter enable CSRs for each privilege mode. Writing
294 to the unified mcounteren CSR on a processor implementing the
295 old specification will result in an illegal instruction
296 exception. In addition to counter CSR changes, the way virtual
297 memory is configured was also changed.
298
Lukas Auera3596652019-03-17 19:28:37 +0100299config STACK_SIZE_SHIFT
300 int
Lukas Auer03813702019-10-20 20:53:47 +0200301 default 14
Lukas Auera3596652019-03-17 19:28:37 +0100302
Bin Meng2bdcd052020-06-25 18:16:08 -0700303config OF_BOARD_FIXUP
Sean Anderson584a5ee2020-09-05 09:22:11 -0400304 default y if OF_SEPARATE && RISCV_SMODE
Bin Meng2bdcd052020-06-25 18:16:08 -0700305
Bin Mengce64bd32021-05-13 16:46:18 +0800306menu "Use assembly optimized implementation of memory routines"
307
Heinrich Schuchardt23caf662021-03-27 12:37:04 +0100308config USE_ARCH_MEMCPY
309 bool "Use an assembly optimized implementation of memcpy"
310 default y
311 help
312 Enable the generation of an optimized version of memcpy.
313 Such an implementation may be faster under some conditions
314 but may increase the binary size.
315
316config SPL_USE_ARCH_MEMCPY
317 bool "Use an assembly optimized implementation of memcpy for SPL"
318 default y if USE_ARCH_MEMCPY
319 depends on SPL
320 help
321 Enable the generation of an optimized version of memcpy.
322 Such an implementation may be faster under some conditions
323 but may increase the binary size.
324
325config TPL_USE_ARCH_MEMCPY
326 bool "Use an assembly optimized implementation of memcpy for TPL"
327 default y if USE_ARCH_MEMCPY
328 depends on TPL
329 help
330 Enable the generation of an optimized version of memcpy.
331 Such an implementation may be faster under some conditions
332 but may increase the binary size.
333
334config USE_ARCH_MEMMOVE
335 bool "Use an assembly optimized implementation of memmove"
336 default y
337 help
338 Enable the generation of an optimized version of memmove.
339 Such an implementation may be faster under some conditions
340 but may increase the binary size.
341
342config SPL_USE_ARCH_MEMMOVE
343 bool "Use an assembly optimized implementation of memmove for SPL"
344 default y if USE_ARCH_MEMCPY
345 depends on SPL
346 help
347 Enable the generation of an optimized version of memmove.
348 Such an implementation may be faster under some conditions
349 but may increase the binary size.
350
351config TPL_USE_ARCH_MEMMOVE
352 bool "Use an assembly optimized implementation of memmove for TPL"
353 default y if USE_ARCH_MEMCPY
354 depends on TPL
355 help
356 Enable the generation of an optimized version of memmove.
357 Such an implementation may be faster under some conditions
358 but may increase the binary size.
359
360config USE_ARCH_MEMSET
361 bool "Use an assembly optimized implementation of memset"
362 default y
363 help
364 Enable the generation of an optimized version of memset.
365 Such an implementation may be faster under some conditions
366 but may increase the binary size.
367
368config SPL_USE_ARCH_MEMSET
369 bool "Use an assembly optimized implementation of memset for SPL"
370 default y if USE_ARCH_MEMSET
371 depends on SPL
372 help
373 Enable the generation of an optimized version of memset.
374 Such an implementation may be faster under some conditions
375 but may increase the binary size.
376
377config TPL_USE_ARCH_MEMSET
378 bool "Use an assembly optimized implementation of memset for TPL"
379 default y if USE_ARCH_MEMSET
380 depends on TPL
381 help
382 Enable the generation of an optimized version of memset.
383 Such an implementation may be faster under some conditions
384 but may increase the binary size.
385
Rick Chen64d4ead2017-12-26 13:55:52 +0800386endmenu
Bin Mengce64bd32021-05-13 16:46:18 +0800387
388endmenu