blob: 3d7cb175faa6b2892da19c8c9b2490b31639e64b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +01002/*
3 * ti_omap3_common.h
4 *
5 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
6 *
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +01007 * For more details, please see the technical documents listed at
8 * http://www.ti.com/product/omap3530
9 * http://www.ti.com/product/omap3630
10 * http://www.ti.com/product/dm3730
11 */
12
13#ifndef __CONFIG_TI_OMAP3_COMMON_H__
14#define __CONFIG_TI_OMAP3_COMMON_H__
15
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010016/*
17 * High Level Configuration Options
18 */
19
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010020#include <asm/arch/cpu.h>
Nishanth Menonfa96c962015-03-09 17:12:04 -050021#include <asm/arch/omap.h>
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010022
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010023/* Clock Defines */
24#define V_OSCK 26000000 /* Clock output from T2 */
25#define V_SCLK (V_OSCK >> 1)
26
27/* NS16550 Configuration */
28#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
Thomas Chou52ac4432015-11-19 21:48:12 +080029#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
Derald D. Woods26fd38c2018-02-04 19:04:49 -060030#if !defined(CONFIG_DM_SERIAL)
Adam Fordebd0d3d2018-08-20 20:43:00 -050031#define CONFIG_SYS_NS16550_SERIAL
Derald D. Woods26fd38c2018-02-04 19:04:49 -060032#define CONFIG_SYS_NS16550_REG_SIZE (-4)
33#endif /* !CONFIG_DM_SERIAL */
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010034#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
35 115200}
36
37/* Select serial console configuration */
Simon Glassbc0f4ea2014-10-22 21:37:15 -060038#ifdef CONFIG_SPL_BUILD
Adam Ford7bf27252018-07-24 18:06:04 -050039#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
40#define CONFIG_SYS_NS16550_COM2 OMAP34XX_UART2
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010041#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
Simon Glassbc0f4ea2014-10-22 21:37:15 -060042#endif
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010043
44/* Physical Memory Map */
45#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
46#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
47
48/*
49 * OMAP3 has 12 GP timers, they can be driven by the system clock
50 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
51 * This rate is divided by a local divisor.
52 */
53#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
54
55#define CONFIG_SYS_MONITOR_LEN (256 << 10)
56
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010057/* SPL */
Tom Rinid9f808d2014-04-03 07:52:53 -040058#define CONFIG_SYS_SPL_ARGS_ADDR (CONFIG_SYS_SDRAM_BASE + \
59 (64 << 20))
60
Miquel Raynald0935362019-10-03 19:50:03 +020061#ifdef CONFIG_MTD_RAW_NAND
Tom Rinie10247f2014-04-03 15:17:15 -040062#define CONFIG_SYS_NAND_BASE 0x30000000
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010063#endif
64
65/* Now bring in the rest of the common code. */
Nishanth Menonad63dd72015-07-22 18:05:41 -050066#include <configs/ti_armv7_omap.h>
Enric Balletbò i Serra458d6032013-12-06 21:30:23 +010067
68#endif /* __CONFIG_TI_OMAP3_COMMON_H__ */