blob: e6e1e7943c7ae81450df1bbe6916dbb6b38ee09f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Simon Glassfb64e362020-05-10 11:40:09 -060018#include <linux/stringify.h>
19
Jon Loeliger5c8aa972006-04-26 17:58:56 -050020/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023/*
24 * default CCSRBAR is at 0xff700000
25 * assume U-Boot is less than 0.5MB
26 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027
Jon Loeliger5c8aa972006-04-26 17:58:56 -050028#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060029#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050030#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050031
Becky Bruce6c2bec32008-10-31 17:14:14 -050032/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060033 * virtual address to be used for temporary mappings. There
34 * should be 128k free at this VA.
35 */
36#define CONFIG_SYS_SCRATCH_VA 0xe0000000
37
Kumar Gala46b208982011-01-04 17:45:13 -060038#define CONFIG_SYS_SRIO
39#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050040
Robert P. J. Daya8099812016-05-03 19:52:49 -040041#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
42#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050043#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Peter Tyser86dee4a2010-10-07 22:32:48 -050046#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047
Wolfgang Denka1be4762008-05-20 16:00:29 +020048#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049
Jon Loeliger465b9d82006-04-27 10:15:16 -050050/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051 * L2CR setup -- make sure this is right for your board!
52 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050054#define L2_INIT 0
55#define L2_ENABLE (L2CR_L2E)
56
57#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050058#ifndef __ASSEMBLY__
59extern unsigned long get_board_sys_clk(unsigned long dummy);
60#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020061#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050062#endif
63
Jon Loeliger5c8aa972006-04-26 17:58:56 -050064/*
Becky Bruce0bd25092008-11-06 17:37:35 -060065 * With the exception of PCI Memory and Rapid IO, most devices will simply
66 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
67 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
68 */
69#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050070#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060071#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050072#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060073#endif
74
75/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076 * Base addresses -- Note these are effective addresses where the
77 * actual resources get mapped (not physical addresses)
78 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060079#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050081
Becky Bruce0bd25092008-11-06 17:37:35 -060082/* Physical addresses */
83#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050084#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
85#define CONFIG_SYS_CCSRBAR_PHYS \
86 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
87 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060088
york93799ca2010-07-02 22:25:52 +000089#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
90
Jon Loeliger5c8aa972006-04-26 17:58:56 -050091/*
92 * DDR Setup
93 */
Kumar Galacad506c2008-08-26 15:01:35 -050094#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
95#define CONFIG_DDR_SPD
96
97#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
98#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
99
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600102#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500103#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500104
Kumar Galacad506c2008-08-26 15:01:35 -0500105#define CONFIG_DIMM_SLOTS_PER_CTLR 2
106#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500107
Kumar Galacad506c2008-08-26 15:01:35 -0500108/*
109 * I2C addresses of SPD EEPROMs
110 */
111#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
112#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
113#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
114#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500115
Kumar Galacad506c2008-08-26 15:01:35 -0500116/*
117 * These are used when DDR doesn't use SPD.
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
120#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
121#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
122#define CONFIG_SYS_DDR_TIMING_3 0x00000000
123#define CONFIG_SYS_DDR_TIMING_0 0x00260802
124#define CONFIG_SYS_DDR_TIMING_1 0x39357322
125#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
126#define CONFIG_SYS_DDR_MODE_1 0x00480432
127#define CONFIG_SYS_DDR_MODE_2 0x00000000
128#define CONFIG_SYS_DDR_INTERVAL 0x06090100
129#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
130#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
131#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
132#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
133#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
134#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500135
Jon Loeliger4eab6232008-01-15 13:42:41 -0600136#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200138#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
140#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500141
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600142#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500143#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
144#define CONFIG_SYS_FLASH_BASE_PHYS \
145 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
146 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600147
Becky Bruce1f642fc2009-02-02 16:34:52 -0600148#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500149
Becky Bruce0bd25092008-11-06 17:37:35 -0600150#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
151 | 0x00001001) /* port size 16bit */
152#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500153
Becky Bruce0bd25092008-11-06 17:37:35 -0600154#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
155 | 0x00001001) /* port size 16bit */
156#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500157
Becky Bruce0bd25092008-11-06 17:37:35 -0600158#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
159 | 0x00000801) /* port size 8bit */
160#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500161
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600162/*
163 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
164 * The PIXIS and CF by themselves aren't large enough to take up the 128k
165 * required for the smallest BAT mapping, so there's a 64k hole.
166 */
167#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500168#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500169
Kim Phillips53b34982007-08-21 17:00:17 -0500170#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600171#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500172#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
173#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
174 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600175#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500176#define PIXIS_ID 0x0 /* Board ID at offset 0 */
177#define PIXIS_VER 0x1 /* Board version at offset 1 */
178#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
179#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
180#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
181#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
182#define PIXIS_VCTL 0x10 /* VELA Control Register */
183#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
184#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
185#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500186#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
187#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500188#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
189#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
190#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
191#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500193
Becky Bruce74d126f2008-10-31 17:13:49 -0500194/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600195#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600196#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500197
Becky Bruce2e1aef02008-11-05 14:55:32 -0600198#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#undef CONFIG_SYS_FLASH_CHECKSUM
202#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
203#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200204#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600205#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
210#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500211#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213#endif
214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800216#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218#endif
219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_INIT_RAM_LOCK 1
221#ifndef CONFIG_SYS_INIT_RAM_LOCK
222#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500225#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200226#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500227
Wolfgang Denk0191e472010-10-26 14:34:52 +0200228#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500230
Scott Wood8a9f2e02015-04-15 16:13:48 -0500231#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500233
234/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_NS16550_SERIAL
236#define CONFIG_SYS_NS16550_REG_SIZE 1
237#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
243#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jon Loeliger465b9d82006-04-27 10:15:16 -0500245/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500246 * I2C
247 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200248#define CONFIG_SYS_I2C
249#define CONFIG_SYS_I2C_FSL
250#define CONFIG_SYS_FSL_I2C_SPEED 400000
251#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
252#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
253#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500254
Jon Loeliger20836d42006-05-19 13:22:44 -0500255/*
256 * RapidIO MMU
257 */
Kumar Gala46b208982011-01-04 17:45:13 -0600258#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600259#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500260#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
261#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600262#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500263#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
264#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600265#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500266#define CONFIG_SYS_SRIO1_MEM_PHYS \
267 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
268 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600269#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500270
271/*
272 * General PCI
273 * Addresses are mapped 1-1.
274 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600275
Kumar Galadbbfb002010-12-17 10:47:36 -0600276#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500277#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600278#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500279#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500280#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
281#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600282#else
Kumar Galae78f6652010-07-09 00:02:34 -0500283#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500284#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
285#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600286#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500287#define CONFIG_SYS_PCIE1_MEM_PHYS \
288 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
289 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500290#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
291#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
292#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500293#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
294#define CONFIG_SYS_PCIE1_IO_PHYS \
295 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
296 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500297#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500298
Becky Bruce6a026a62009-02-03 18:10:56 -0600299#ifdef CONFIG_PHYS_64BIT
300/*
Kumar Galae78f6652010-07-09 00:02:34 -0500301 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600302 * This will increase the amount of PCI address space available for
303 * for mapping RAM.
304 */
Kumar Galae78f6652010-07-09 00:02:34 -0500305#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600306#else
Kumar Galae78f6652010-07-09 00:02:34 -0500307#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
308 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600309#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500310#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
311 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500312#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
313 + CONFIG_SYS_PCIE1_MEM_SIZE)
314#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500315#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
316 + CONFIG_SYS_PCIE1_MEM_SIZE)
317#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
318#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
319#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
320 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500321#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
322 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500323#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
324 + CONFIG_SYS_PCIE1_IO_SIZE)
325#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500326
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500327#if defined(CONFIG_PCI)
328
Wolfgang Denka1be4762008-05-20 16:00:29 +0200329#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500330
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500331
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200332/************************************************************
333 * USB support
334 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200335#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200336#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
338#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
339#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200340
Jason Jinbb20f352007-07-13 12:14:58 +0800341/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500342#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800343
344/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500345/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800346
347/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800348
349#if defined(CONFIG_VIDEO)
350#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800351#define CONFIG_ATI_RADEON_FB
352#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500353#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800354#endif
355
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500356#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500357
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800358#ifdef CONFIG_SCSI_AHCI
359#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
361#define CONFIG_SYS_SCSI_MAX_LUN 1
362#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800363#endif
364
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500365#endif /* CONFIG_PCI */
366
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500367#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200368#define CONFIG_TSEC1 1
369#define CONFIG_TSEC1_NAME "eTSEC1"
370#define CONFIG_TSEC2 1
371#define CONFIG_TSEC2_NAME "eTSEC2"
372#define CONFIG_TSEC3 1
373#define CONFIG_TSEC3_NAME "eTSEC3"
374#define CONFIG_TSEC4 1
375#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500376
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377#define TSEC1_PHY_ADDR 0
378#define TSEC2_PHY_ADDR 1
379#define TSEC3_PHY_ADDR 2
380#define TSEC4_PHY_ADDR 3
381#define TSEC1_PHYIDX 0
382#define TSEC2_PHYIDX 0
383#define TSEC3_PHYIDX 0
384#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500385#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
386#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
387#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
388#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500389
390#define CONFIG_ETHPRIME "eTSEC1"
391
392#endif /* CONFIG_TSEC_ENET */
393
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500394#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600395#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
396#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
397
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500398/* Put physical address into the BAT format */
399#define BAT_PHYS_ADDR(low, high) \
400 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
401/* Convert high/low pairs to actual 64-bit value */
402#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
403#else
404/* 32-bit systems just ignore the "high" bits */
405#define BAT_PHYS_ADDR(low, high) (low)
406#define PAIRED_PHYS_TO_PHYS(low, high) (low)
407#endif
408
Jon Loeliger20836d42006-05-19 13:22:44 -0500409/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600410 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500411 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500413#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500414
Jon Loeliger20836d42006-05-19 13:22:44 -0500415/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600416 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500417 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500418#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
419 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600420 | BATL_PP_RW | BATL_CACHEINHIBIT | \
421 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600422#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
423 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500424#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
425 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600426 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600427#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500428
429/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500430 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500431 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600432 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500433 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500434#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000435#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500436#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
437 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600438 | BATL_PP_RW | BATL_CACHEINHIBIT \
439 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500440#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500441 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500442#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
443 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600444 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500445#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
446#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500447#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
448 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600449 | BATL_PP_RW | BATL_CACHEINHIBIT | \
450 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600451#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600452 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500453#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
454 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600455 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500457#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500458
Jon Loeliger20836d42006-05-19 13:22:44 -0500459/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600460 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500461 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500462#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
463 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600464 | BATL_PP_RW | BATL_CACHEINHIBIT \
465 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600466#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
467 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500468#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
469 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600470 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500472
Becky Bruce0bd25092008-11-06 17:37:35 -0600473#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
474#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
475 | BATL_PP_RW | BATL_CACHEINHIBIT \
476 | BATL_GUARDEDSTORAGE)
477#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
478 | BATU_BL_1M | BATU_VS | BATU_VP)
479#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
480 | BATL_PP_RW | BATL_CACHEINHIBIT)
481#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
482#endif
483
Jon Loeliger20836d42006-05-19 13:22:44 -0500484/*
Kumar Galae78f6652010-07-09 00:02:34 -0500485 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500486 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500487#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
488 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600489 | BATL_PP_RW | BATL_CACHEINHIBIT \
490 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500491#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600492 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500493#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
494 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600495 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500497
Jon Loeliger20836d42006-05-19 13:22:44 -0500498/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600499 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500500 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
502#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
503#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
504#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500505
Jon Loeliger20836d42006-05-19 13:22:44 -0500506/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600507 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500508 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500509#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
510 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600511 | BATL_PP_RW | BATL_CACHEINHIBIT \
512 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600513#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
514 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500515#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
516 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600517 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500519
Becky Bruce2a978672008-11-05 14:55:35 -0600520/* Map the last 1M of flash where we're running from reset */
521#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
522 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200523#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600524#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
525 | BATL_MEMCOHERENCE)
526#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
527
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600528/*
529 * BAT7 FREE - used later for tmp mappings
530 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_DBAT7L 0x00000000
532#define CONFIG_SYS_DBAT7U 0x00000000
533#define CONFIG_SYS_IBAT7L 0x00000000
534#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500535
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500536/*
537 * Environment
538 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500539
540#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542
Jon Loeliger46b6c792007-06-11 19:03:44 -0500543/*
Jon Loeligered26c742007-07-10 09:10:49 -0500544 * BOOTP options
545 */
546#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500547
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500548#undef CONFIG_WATCHDOG /* watchdog disabled */
549
550/*
551 * Miscellaneous configurable options
552 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500555/*
556 * For booting Linux, the board info and command line data
557 * have to be in the first 8 MB of memory, since this is
558 * the maximum mapped by the Linux kernel during initialization.
559 */
Scott Wood0c431f72016-07-19 17:51:55 -0500560#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
561#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500562
Jon Loeliger46b6c792007-06-11 19:03:44 -0500563#if defined(CONFIG_CMD_KGDB)
564 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500565#endif
566
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500567/*
568 * Environment Configuration
569 */
570
Andy Fleming458c3892007-08-16 16:35:02 -0500571#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500572#define CONFIG_HAS_ETH1 1
573#define CONFIG_HAS_ETH2 1
574#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575
Jon Loeliger4982cda2006-05-09 08:23:49 -0500576#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500577
Mario Six790d8442018-03-28 14:38:20 +0200578#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000579#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000580#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500581#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500582
Jon Loeliger465b9d82006-04-27 10:15:16 -0500583#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500584#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500585#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586
Jon Loeliger465b9d82006-04-27 10:15:16 -0500587/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500588#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589
Wolfgang Denka1be4762008-05-20 16:00:29 +0200590#define CONFIG_EXTRA_ENV_SETTINGS \
591 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200592 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200593 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200594 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
595 " +$filesize; " \
596 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
597 " +$filesize; " \
598 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
599 " $filesize; " \
600 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
601 " +$filesize; " \
602 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200604 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500605 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200606 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500607 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200608 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600609 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
610 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200611 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500612
Wolfgang Denka1be4762008-05-20 16:00:29 +0200613#define CONFIG_NFSBOOTCOMMAND \
614 "setenv bootargs root=/dev/nfs rw " \
615 "nfsroot=$serverip:$rootpath " \
616 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
617 "console=$consoledev,$baudrate $othbootargs;" \
618 "tftp $loadaddr $bootfile;" \
619 "tftp $fdtaddr $fdtfile;" \
620 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500621
Wolfgang Denka1be4762008-05-20 16:00:29 +0200622#define CONFIG_RAMBOOTCOMMAND \
623 "setenv bootargs root=/dev/ram rw " \
624 "console=$consoledev,$baudrate $othbootargs;" \
625 "tftp $ramdiskaddr $ramdiskfile;" \
626 "tftp $loadaddr $bootfile;" \
627 "tftp $fdtaddr $fdtfile;" \
628 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500629
630#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
631
632#endif /* __CONFIG_H */