blob: d572314f0da0288a3b50fa2129d0ddd58a4c0427 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbell6efe3692014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020016#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020017#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010018#include <serial.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010019#include <spl.h>
Andre Przywaraf944a612022-09-06 10:36:38 +010020#include <sunxi_gpio.h>
Simon Glass274e0b02020-05-10 11:39:56 -060021#include <asm/cache.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010022#include <asm/gpio.h>
23#include <asm/io.h>
24#include <asm/arch/clock.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020025#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010026#include <asm/arch/sys_proto.h>
27#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080028#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020029#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010030
Ian Campbelld41e2f672014-07-06 20:03:20 +010031#include <linux/compiler.h>
32
Simon Glass5debe1f2015-02-07 10:47:30 -070033struct fel_stash {
34 uint32_t sp;
35 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020036 uint32_t cpsr;
37 uint32_t sctlr;
38 uint32_t vbar;
Simon Glass5debe1f2015-02-07 10:47:30 -070039};
40
Marek Behún4bebdd32021-05-20 13:23:52 +020041struct fel_stash fel_stash __section(".data");
Simon Glass5debe1f2015-02-07 10:47:30 -070042
Andre Przywara3a63c232017-02-16 01:20:24 +000043#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020044#include <asm/armv8/mmu.h>
45
46static struct mm_region sunxi_mem_map[] = {
47 {
48 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070049 .virt = 0x0UL,
50 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020051 .size = 0x40000000UL,
52 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53 PTE_BLOCK_NON_SHARE
54 }, {
55 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070056 .virt = 0x40000000UL,
57 .phys = 0x40000000UL,
Andre Przywarac0387f12021-04-28 21:29:55 +010058 .size = CONFIG_SUNXI_DRAM_MAX_SIZE,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020059 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60 PTE_BLOCK_INNER_SHARE
61 }, {
62 /* List terminator */
63 0,
64 }
65};
66struct mm_region *mem_map = sunxi_mem_map;
Andre Przywarac0387f12021-04-28 21:29:55 +010067
Heinrich Schuchardt51a9aac2023-08-12 20:16:58 +020068phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Andre Przywarac0387f12021-04-28 21:29:55 +010069{
70 /* Some devices (like the EMAC) have a 32-bit DMA limit. */
71 if (gd->ram_top > (1ULL << 32))
72 return 1ULL << 32;
73
74 return gd->ram_top;
75}
Andre Przywaraa9aab242022-11-28 00:02:56 +000076#endif /* CONFIG_ARM64 */
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020077
Andre Przywarae2c133d2022-01-22 10:05:12 +000078#ifdef CONFIG_SPL_BUILD
Simon Glass87356822014-12-23 12:04:52 -070079static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010080{
Icenowy Zheng112c8862019-04-24 13:44:12 +080081 __maybe_unused uint val;
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080082#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080083#if defined(CONFIG_MACH_SUN4I) || \
84 defined(CONFIG_MACH_SUN7I) || \
85 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080086 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
87 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
89#endif
Andre Przywara072e4772022-05-06 00:34:39 +010090#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || \
91 defined(CONFIG_MACH_SUN7I) || defined(CONFIG_MACH_SUN8I_R40) || \
92 defined(CONFIG_MACH_SUN9I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080093 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
94 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Andre Przywara072e4772022-05-06 00:34:39 +010095#else
96 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
97 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010098#endif
Andre Przywara072e4772022-05-06 00:34:39 +010099 sunxi_gpio_set_pull(SUNXI_GPF(4), SUNXI_GPIO_PULL_UP);
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500100#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNIV)
101 sunxi_gpio_set_cfgpin(SUNXI_GPE(0), SUNIV_GPE_UART0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPE(1), SUNIV_GPE_UART0);
103 sunxi_gpio_set_pull(SUNXI_GPE(1), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800104#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
105 defined(CONFIG_MACH_SUN7I) || \
106 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100107 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
108 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800109 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100110#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100111 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
112 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800113 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100114#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100115 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
116 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +0800117 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +0800118#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
120 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
121 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000122#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100123 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
124 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
125 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200126#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
127 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
129 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zhenga78bb072018-07-21 16:20:28 +0800130#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
131 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
132 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
133 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
Jernej Skrabec30efb9d2021-01-11 21:11:41 +0100134#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616)
135 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0);
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0);
137 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800138#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
139 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
140 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
141 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zheng52e61882017-04-08 15:30:12 +0800142#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
143 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
144 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
145 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100146#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
147 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
148 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
149 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Andre Przywara72313dc2022-10-05 23:19:54 +0100150#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUNIV)
151 sunxi_gpio_set_cfgpin(SUNXI_GPA(2), SUNIV_GPE_UART0);
152 sunxi_gpio_set_cfgpin(SUNXI_GPA(3), SUNIV_GPE_UART0);
153 sunxi_gpio_set_pull(SUNXI_GPA(3), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100154#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100155 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
156 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800157 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Angelo Dureghello47263bd2021-10-09 14:18:59 +0200158#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I_H3)
159 sunxi_gpio_set_cfgpin(SUNXI_GPA(0), SUN8I_H3_GPA_UART2);
160 sunxi_gpio_set_cfgpin(SUNXI_GPA(1), SUN8I_H3_GPA_UART2);
161 sunxi_gpio_set_pull(SUNXI_GPA(1), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700162#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
163 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
164 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
165 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100166#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100167 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
168 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800169 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Tobias Schramm6892a562021-02-15 00:19:58 +0100170#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \
171 !defined(CONFIG_MACH_SUN8I_R40)
172 sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1);
173 sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1);
174 sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200175#else
176#error Unsupported console port number. Please fix pin mux settings in board.c
177#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100178
Andre Przywara068962b2022-10-05 17:54:19 +0100179 /*
180 * Update PIO power bias configuration by copying the hardware
181 * detected value.
182 */
183 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6) ||
184 IS_ENABLED(CONFIG_SUN50I_GEN_NCAT2)) {
185 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
186 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
187 }
188 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6)) {
189 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
190 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
191 }
Icenowy Zheng112c8862019-04-24 13:44:12 +0800192
Ian Campbell6efe3692014-05-05 11:52:26 +0100193 return 0;
194}
Simon Glass87356822014-12-23 12:04:52 -0700195
Simon Glassee306792016-09-24 18:20:13 -0600196static int spl_board_load_image(struct spl_image_info *spl_image,
197 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700198{
199 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
200 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200201
202 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700203}
Simon Glass4fc1f252016-11-30 15:30:50 -0700204SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Andre Przywaraa9aab242022-11-28 00:02:56 +0000205#endif /* CONFIG_SPL_BUILD */
Simon Glass5debe1f2015-02-07 10:47:30 -0700206
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000207#define SUNXI_INVALID_BOOT_SOURCE -1
208
Jesse Taubefb7bd332022-02-11 19:32:33 -0500209static int suniv_get_boot_source(void)
210{
211 /* Get the last function call from BootROM's stack. */
212 u32 brom_call = *(u32 *)(uintptr_t)(fel_stash.sp - 4);
213
214 /* translate SUNIV BootROM stack to standard SUNXI boot sources */
215 switch (brom_call) {
216 case SUNIV_BOOTED_FROM_MMC0:
217 return SUNXI_BOOTED_FROM_MMC0;
218 case SUNIV_BOOTED_FROM_SPI:
219 return SUNXI_BOOTED_FROM_SPI;
220 case SUNIV_BOOTED_FROM_MMC1:
221 return SUNXI_BOOTED_FROM_MMC2;
222 /* SPI NAND is not supported yet. */
223 case SUNIV_BOOTED_FROM_NAND:
224 return SUNXI_INVALID_BOOT_SOURCE;
225 }
226 /* If we get here something went wrong try to boot from FEL.*/
227 printf("Unknown boot source from BROM: 0x%x\n", brom_call);
228 return SUNXI_INVALID_BOOT_SOURCE;
229}
230
Samuel Holland784fcf62022-03-18 00:00:44 -0500231static int sunxi_egon_valid(struct boot_file_head *egon_head)
232{
233 return !memcmp(egon_head->magic, BOOT0_MAGIC, 8); /* eGON.BT0 */
234}
235
236static int sunxi_toc0_valid(struct toc0_main_info *toc0_info)
237{
238 return !memcmp(toc0_info->name, TOC0_MAIN_INFO_NAME, 8); /* TOC0.GLH */
239}
240
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000241static int sunxi_get_boot_source(void)
242{
Samuel Holland784fcf62022-03-18 00:00:44 -0500243 struct boot_file_head *egon_head = (void *)SPL_ADDR;
244 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
245
Jesse Taubefb7bd332022-02-11 19:32:33 -0500246 /*
247 * On the ARMv5 SoCs, the SPL header in SRAM is overwritten by the
248 * exception vectors in U-Boot proper, so we won't find any
249 * information there. Also the FEL stash is only valid in the SPL,
250 * so we can't use that either. So if this is called from U-Boot
251 * proper, just return MMC0 as a placeholder, for now.
252 */
253 if (IS_ENABLED(CONFIG_MACH_SUNIV) &&
254 !IS_ENABLED(CONFIG_SPL_BUILD))
255 return SUNXI_BOOTED_FROM_MMC0;
256
Jesse Taubefb7bd332022-02-11 19:32:33 -0500257 if (IS_ENABLED(CONFIG_MACH_SUNIV))
258 return suniv_get_boot_source();
Samuel Holland784fcf62022-03-18 00:00:44 -0500259 if (sunxi_egon_valid(egon_head))
260 return readb(&egon_head->boot_media);
261 if (sunxi_toc0_valid(toc0_info))
262 return readb(&toc0_info->platform[0]);
263
264 /* Not a valid image, so we must have been booted via FEL. */
265 return SUNXI_INVALID_BOOT_SOURCE;
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000266}
267
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100268/* The sunxi internal brom will try to loader external bootloader
269 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100270 */
Maxime Ripard1941be82017-08-23 10:06:30 +0200271uint32_t sunxi_get_boot_device(void)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100272{
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000273 int boot_source = sunxi_get_boot_source();
Hans de Goede6527fa22016-07-09 15:31:47 +0200274
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200275 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200276 * When booting from the SD card or NAND memory, the "eGON.BT0"
277 * signature is expected to be found in memory at the address 0x0004
278 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200279 *
280 * When booting in the FEL mode over USB, this signature is patched in
281 * memory and replaced with something else by the 'fel' tool. This other
282 * signature is selected in such a way, that it can't be present in a
283 * valid bootable SD card image (because the BROM would refuse to
284 * execute the SPL in this case).
285 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200286 * This checks for the signature and if it is not found returns to
287 * the FEL code in the BROM to wait and receive the main u-boot
288 * binary over USB. If it is found, it determines where SPL was
289 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200290 */
Hans de Goede6527fa22016-07-09 15:31:47 +0200291 switch (boot_source) {
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000292 case SUNXI_INVALID_BOOT_SOURCE:
293 return BOOT_DEVICE_BOARD;
Hans de Goede6527fa22016-07-09 15:31:47 +0200294 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara946e9db2018-12-16 02:04:58 +0000295 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200296 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200297 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200298 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200299 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara946e9db2018-12-16 02:04:58 +0000300 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goede6527fa22016-07-09 15:31:47 +0200301 return BOOT_DEVICE_MMC2;
302 case SUNXI_BOOTED_FROM_SPI:
303 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200304 }
305
Hans de Goede6527fa22016-07-09 15:31:47 +0200306 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200307 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100308}
309
Maxime Ripard1941be82017-08-23 10:06:30 +0200310#ifdef CONFIG_SPL_BUILD
Samuel Holland784fcf62022-03-18 00:00:44 -0500311uint32_t sunxi_get_spl_size(void)
Andre Przywarad42cbee2021-01-11 21:11:39 +0100312{
Samuel Holland784fcf62022-03-18 00:00:44 -0500313 struct boot_file_head *egon_head = (void *)SPL_ADDR;
314 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
315
316 if (sunxi_egon_valid(egon_head))
317 return readl(&egon_head->length);
318 if (sunxi_toc0_valid(toc0_info))
319 return readl(&toc0_info->length);
Andre Przywarad42cbee2021-01-11 21:11:39 +0100320
Samuel Holland784fcf62022-03-18 00:00:44 -0500321 /* Not a valid image, so use the default U-Boot offset. */
322 return 0;
Andre Przywarad42cbee2021-01-11 21:11:39 +0100323}
324
Andre Przywara9ba18e82020-01-10 01:47:32 +0000325/*
326 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
327 * an eMMC device. The boot source has bit 4 set in the latter case.
328 * By adding 120KB to the normal offset when booting from a "high" location
329 * we can support both cases.
Andre Przywarad42cbee2021-01-11 21:11:39 +0100330 * Also U-Boot proper is located at least 32KB after the SPL, but will
331 * immediately follow the SPL if that is bigger than that.
Andre Przywara9ba18e82020-01-10 01:47:32 +0000332 */
Andre Przywarad42cbee2021-01-11 21:11:39 +0100333unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc,
334 unsigned long raw_sect)
Andre Przywara9ba18e82020-01-10 01:47:32 +0000335{
Andre Przywarad42cbee2021-01-11 21:11:39 +0100336 unsigned long spl_size = sunxi_get_spl_size();
337 unsigned long sector;
338
339 sector = max(raw_sect, spl_size / 512);
Andre Przywara9ba18e82020-01-10 01:47:32 +0000340
341 switch (sunxi_get_boot_source()) {
342 case SUNXI_BOOTED_FROM_MMC0_HIGH:
343 case SUNXI_BOOTED_FROM_MMC2_HIGH:
344 sector += (128 - 8) * 2;
345 break;
346 }
347
348 return sector;
349}
350
Maxime Ripard1941be82017-08-23 10:06:30 +0200351u32 spl_boot_device(void)
352{
353 return sunxi_get_boot_device();
354}
355
Andre Przywarab2774292022-01-23 00:28:43 +0000356__weak void sunxi_sram_init(void)
357{
358}
359
Andre Przywarac7175be2021-07-12 11:06:50 +0100360/*
361 * When booting from an eMMC boot partition, the SPL puts the same boot
362 * source code into SRAM A1 as when loading the SPL from the normal
363 * eMMC user data partition: 0x2. So to know where we have been loaded
364 * from, we repeat the BROM algorithm here: checking for a valid eGON boot
365 * image at offset 0 of a (potentially) selected boot partition.
366 * If any of the conditions is not met, it must have been the eMMC user
367 * data partition.
368 */
369static bool sunxi_valid_emmc_boot(struct mmc *mmc)
370{
371 struct blk_desc *bd = mmc_get_blk_desc(mmc);
Simon Glass72cc5382022-10-20 18:22:39 -0600372 u32 *buffer = (void *)(uintptr_t)CONFIG_TEXT_BASE;
Andre Przywarac7175be2021-07-12 11:06:50 +0100373 struct boot_file_head *egon_head = (void *)buffer;
Andre Przywara98d724e2022-11-25 01:38:06 +0000374 struct toc0_main_info *toc0_info = (void *)buffer;
Andre Przywarac7175be2021-07-12 11:06:50 +0100375 int bootpart = EXT_CSD_EXTRACT_BOOT_PART(mmc->part_config);
376 uint32_t spl_size, emmc_checksum, chksum = 0;
377 ulong count;
378
379 /* The BROM requires BOOT_ACK to be enabled. */
380 if (!EXT_CSD_EXTRACT_BOOT_ACK(mmc->part_config))
381 return false;
382
383 /*
384 * The BOOT_BUS_CONDITION register must be 4-bit SDR, with (0x09)
385 * or without (0x01) high speed timings.
386 */
387 if ((mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x01 &&
388 (mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x09)
389 return false;
390
391 /* Partition 0 is the user data partition, bootpart must be 1 or 2. */
392 if (bootpart != 1 && bootpart != 2)
393 return false;
394
395 /* Failure to switch to the boot partition is fatal. */
396 if (mmc_switch_part(mmc, bootpart))
397 return false;
398
399 /* Read the first block to do some sanity checks on the eGON header. */
400 count = blk_dread(bd, 0, 1, buffer);
Andre Przywara98d724e2022-11-25 01:38:06 +0000401 if (count != 1)
Andre Przywarac7175be2021-07-12 11:06:50 +0100402 return false;
403
Andre Przywara98d724e2022-11-25 01:38:06 +0000404 if (sunxi_egon_valid(egon_head))
405 spl_size = egon_head->length;
406 else if (sunxi_toc0_valid(toc0_info))
407 spl_size = toc0_info->length;
408 else
409 return false;
410
Andre Przywarac7175be2021-07-12 11:06:50 +0100411 /* Read the rest of the SPL now we know it's halfway sane. */
Andre Przywarac7175be2021-07-12 11:06:50 +0100412 count = blk_dread(bd, 1, DIV_ROUND_UP(spl_size, bd->blksz) - 1,
413 buffer + bd->blksz / 4);
414
415 /* Save the checksum and replace it with the "stamp value". */
416 emmc_checksum = buffer[3];
417 buffer[3] = 0x5f0a6c39;
418
419 /* The checksum is a simple ignore-carry addition of all words. */
420 for (count = 0; count < spl_size / 4; count++)
421 chksum += buffer[count];
422
423 debug("eMMC boot part SPL checksum: stored: 0x%08x, computed: 0x%08x\n",
424 emmc_checksum, chksum);
425
426 return emmc_checksum == chksum;
427}
428
429u32 spl_mmc_boot_mode(struct mmc *mmc, const u32 boot_device)
430{
431 static u32 result = ~0;
432
433 if (result != ~0)
434 return result;
435
436 result = MMCSD_MODE_RAW;
437 if (!IS_SD(mmc) && IS_ENABLED(CONFIG_SUPPORT_EMMC_BOOT)) {
438 if (sunxi_valid_emmc_boot(mmc))
439 result = MMCSD_MODE_EMMCBOOT;
440 else
441 mmc_switch_part(mmc, 0);
442 }
443
444 debug("%s(): %s part\n", __func__,
445 result == MMCSD_MODE_RAW ? "user" : "boot");
446
447 return result;
448}
449
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100450void board_init_f(ulong dummy)
451{
Andre Przywarab2774292022-01-23 00:28:43 +0000452 sunxi_sram_init();
453
Andre Przywarae2c133d2022-01-22 10:05:12 +0000454#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
455 /* Enable non-secure access to some peripherals */
456 tzpc_init();
457#endif
458
459 clock_init();
460 timer_init();
461 gpio_init();
Andre Przywarae2c133d2022-01-22 10:05:12 +0000462
Hans de Goede76fa0b22015-09-13 12:31:24 +0200463 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700464 preloader_console_init();
465
Samuel Holland35e9f632021-10-08 00:17:17 -0500466#if CONFIG_IS_ENABLED(I2C) && CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Simon Glass87356822014-12-23 12:04:52 -0700467 /* Needed early by sunxi_board_init if PMU is enabled */
Andre Przywarae2c133d2022-01-22 10:05:12 +0000468 i2c_init_board();
Simon Glass87356822014-12-23 12:04:52 -0700469 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
470#endif
471 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700472}
Andre Przywaraa9aab242022-11-28 00:02:56 +0000473#endif /* CONFIG_SPL_BUILD */
Ian Campbell6efe3692014-05-05 11:52:26 +0100474
Samuel Holland01477b32021-11-03 22:55:15 -0500475#if !CONFIG_IS_ENABLED(SYSRESET)
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100476void reset_cpu(void)
Ian Campbell6efe3692014-05-05 11:52:26 +0100477{
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800478#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goede1374e892014-06-09 11:36:56 +0200479 static const struct sunxi_wdog *wdog =
480 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
481
482 /* Set the watchdog for its shortest interval (.5s) and wait */
483 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
484 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200485
486 while (1) {
487 /* sun5i sometimes gets stuck without this */
488 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
489 }
Andre Przywara068962b2022-10-05 17:54:19 +0100490#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) || defined(CONFIG_SUNXI_GEN_NCAT2)
Clément Péron33445442019-04-17 19:41:05 +0200491#if defined(CONFIG_MACH_SUN50I_H6)
492 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
493 static const struct sunxi_wdog *wdog =
494 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
495#else
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800496 static const struct sunxi_wdog *wdog =
Clément Péron33445442019-04-17 19:41:05 +0200497 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
498#endif
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800499 /* Set the watchdog for its shortest interval (.5s) and wait */
500 writel(WDT_CFG_RESET, &wdog->cfg);
501 writel(WDT_MODE_EN, &wdog->mode);
502 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200503 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800504#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100505}
Andre Przywaraa9aab242022-11-28 00:02:56 +0000506#endif /* CONFIG_SYSRESET */
Ian Campbell6efe3692014-05-05 11:52:26 +0100507
Icenowy Zheng96b82b62022-10-13 21:26:44 +0800508#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && defined(CONFIG_CPU_V7A)
Ian Campbell6efe3692014-05-05 11:52:26 +0100509void enable_caches(void)
510{
511 /* Enable D-cache. I-cache is already enabled in start.S */
512 dcache_enable();
513}
514#endif