blob: ffa8b602426ed91204f412e68ff27f0cf3fb3f62 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
Dipen Dudhat5d51bf92011-01-19 12:46:27 +05303 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk9c53f402003-10-15 23:53:47 +00009 */
10
Andy Flemingfecff2b2008-08-31 16:33:26 -050011#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000012#include <common.h>
Simon Glass970b61e2019-11-14 12:57:09 -070013#include <cpu_func.h>
Tom Rinif7246c22021-08-21 13:50:17 -040014#include <clock_legacy.h>
Simon Glass1ab16922022-07-31 12:28:48 -060015#include <display_options.h>
Simon Glass97589732020-05-10 11:40:02 -060016#include <init.h>
Simon Glass8f3f7612019-11-14 12:57:42 -070017#include <irq_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060018#include <log.h>
Simon Glassa9dc0682019-12-28 10:44:59 -070019#include <time.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070020#include <vsprintf.h>
wdenk9c53f402003-10-15 23:53:47 +000021#include <watchdog.h>
22#include <command.h>
Andy Fleming6843a6e2008-10-30 16:51:33 -050023#include <fsl_esdhc.h>
wdenk9c53f402003-10-15 23:53:47 +000024#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060025#include <asm/global_data.h>
Sergei Poselenovddc1a472008-06-06 15:42:40 +020026#include <asm/io.h>
Becky Bruceee888da2010-06-17 11:37:25 -050027#include <asm/mmu.h>
York Sun37562f62013-10-22 12:39:02 -070028#include <fsl_ifc.h>
Becky Bruceee888da2010-06-17 11:37:25 -050029#include <asm/fsl_law.h>
Becky Bruce5e35d8a2010-12-17 17:17:56 -060030#include <asm/fsl_lbc.h>
York Sunc41b7442010-09-28 15:20:33 -070031#include <post.h>
32#include <asm/processor.h>
York Sunf0626592013-09-30 09:22:09 -070033#include <fsl_ddr_sdram.h>
Christophe Leroy31f6e932017-07-13 15:09:54 +020034#include <asm/ppc.h>
Simon Glassdbd79542020-05-10 11:40:11 -060035#include <linux/delay.h>
wdenk9c53f402003-10-15 23:53:47 +000036
James Yang957b1912008-02-08 16:44:53 -060037DECLARE_GLOBAL_DATA_PTR;
38
Ira W. Snydera85994c2011-11-21 13:20:32 -080039/*
40 * Default board reset function
41 */
42static void
43__board_reset(void)
44{
45 /* Do nothing */
46}
47void board_reset(void) __attribute__((weak, alias("__board_reset")));
48
wdenk9c53f402003-10-15 23:53:47 +000049int checkcpu (void)
50{
wdenka445ddf2004-06-09 00:34:46 +000051 sys_info_t sysinfo;
wdenka445ddf2004-06-09 00:34:46 +000052 uint pvr, svr;
53 uint ver;
54 uint major, minor;
Kumar Gala8ddf00c2008-06-10 16:53:46 -050055 struct cpu_type *cpu;
Wolfgang Denk20591042008-10-19 02:35:49 +020056 char buf1[32], buf2[32];
Tom Rinif7246c22021-08-21 13:50:17 -040057#if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || \
58 defined(CONFIG_STATIC_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
York Sunc87e81e2013-06-25 11:37:43 -070059 ccsr_gur_t __iomem *gur =
60 (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
61#endif
York Sun3b5179f2012-10-08 07:44:31 +000062
63 /*
64 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
65 * mode. Previous platform use ddr ratio to do the same. This
66 * information is only for display here.
67 */
Kumar Galadccd9e32009-03-19 02:46:19 -050068#ifdef CONFIG_FSL_CORENET
York Sun383f6f62012-10-08 07:44:16 +000069#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sun3b5179f2012-10-08 07:44:31 +000070 u32 ddr_sync = 0; /* only async mode is supported */
York Sun383f6f62012-10-08 07:44:16 +000071#else
York Sun3b5179f2012-10-08 07:44:31 +000072 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
Srikanth Srinivasanf58c2a42010-02-10 17:32:43 +080073 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
York Sun383f6f62012-10-08 07:44:16 +000074#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
York Sun3b5179f2012-10-08 07:44:31 +000075#else /* CONFIG_FSL_CORENET */
Tom Rinif7246c22021-08-21 13:50:17 -040076#if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || defined(CONFIG_STATIC_DDR_CLK_FREQ)
York Sun3b5179f2012-10-08 07:44:31 +000077 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
78 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Gala54b68102008-05-29 01:21:24 -050079#else
80 u32 ddr_ratio = 0;
Tom Rinif7246c22021-08-21 13:50:17 -040081#endif /* CONFIG_DYNAMIC_DDR_CLK_FREQ || CONFIG_STATIC_DDR_CLK_FREQ */
York Sun3b5179f2012-10-08 07:44:31 +000082#endif /* CONFIG_FSL_CORENET */
83
Timur Tabi47289422011-08-05 16:15:24 -050084 unsigned int i, core, nr_cores = cpu_numcores();
85 u32 mask = cpu_mask();
wdenk9c53f402003-10-15 23:53:47 +000086
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +053087#ifdef CONFIG_HETROGENOUS_CLUSTERS
88 unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
89 u32 dsp_mask = cpu_dsp_mask();
90#endif
91
wdenka445ddf2004-06-09 00:34:46 +000092 svr = get_svr();
wdenka445ddf2004-06-09 00:34:46 +000093 major = SVR_MAJ(svr);
94 minor = SVR_MIN(svr);
95
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080096#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
97 if (SVR_SOC_VER(svr) == SVR_T4080) {
98 ccsr_rcpm_t *rcpm =
99 (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
100
101 setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
102 FSL_CORENET_DEVDISR2_DTSEC1_9);
103 setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
104 setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
105
106 /* It needs SW to disable core4~7 as HW design sake on T4080 */
107 for (i = 4; i < 8; i++)
108 cpu_disable(i);
109
110 /* request core4~7 into PH20 state, prior to entering PCL10
111 * state, all cores in cluster should be placed in PH20 state.
112 */
113 setbits_be32(&rcpm->pcph20setr, 0xf0);
114
115 /* put the 2nd cluster into PCL10 state */
116 setbits_be32(&rcpm->clpcl10setr, 1 << 1);
117 }
118#endif
119
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530120 if (cpu_numcores() > 1) {
Poonam Aggrwal36a68432009-09-03 19:42:40 +0530121#ifndef CONFIG_MP
122 puts("Unicore software on multiprocessor system!!\n"
123 "To enable mutlticore build define CONFIG_MP\n");
124#endif
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500125 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530126 printf("CPU%d: ", pic->whoami);
127 } else {
128 puts("CPU: ");
129 }
Andy Flemingf5740972008-02-06 01:19:40 -0600130
Simon Glassa8b57392012-12-13 20:48:48 +0000131 cpu = gd->arch.cpu;
Andy Flemingf5740972008-02-06 01:19:40 -0600132
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530133 puts(cpu->name);
134 if (IS_E_PROCESSOR(svr))
135 puts("E");
Andy Flemingf5740972008-02-06 01:19:40 -0600136
wdenka445ddf2004-06-09 00:34:46 +0000137 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk9c53f402003-10-15 23:53:47 +0000138
wdenk3f3262b2005-03-15 22:56:53 +0000139 pvr = get_pvr();
140 ver = PVR_VER(pvr);
141 major = PVR_MAJ(pvr);
142 minor = PVR_MIN(pvr);
143
144 printf("Core: ");
Kumar Galae222ed32011-07-25 09:28:39 -0500145 switch(ver) {
146 case PVR_VER_E500_V1:
Pali Rohár62923c62022-04-03 00:05:10 +0200147 puts("e500v1");
148 break;
Kumar Galae222ed32011-07-25 09:28:39 -0500149 case PVR_VER_E500_V2:
Pali Rohár62923c62022-04-03 00:05:10 +0200150 puts("e500v2");
Kumar Galae222ed32011-07-25 09:28:39 -0500151 break;
152 case PVR_VER_E500MC:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300153 puts("e500mc");
Kumar Galae222ed32011-07-25 09:28:39 -0500154 break;
155 case PVR_VER_E5500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300156 puts("e5500");
Kumar Galae222ed32011-07-25 09:28:39 -0500157 break;
Kumar Galac1abf4a2012-08-17 08:20:23 +0000158 case PVR_VER_E6500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300159 puts("e6500");
Kumar Galac1abf4a2012-08-17 08:20:23 +0000160 break;
Kumar Galae222ed32011-07-25 09:28:39 -0500161 default:
Kumar Galabd2985c2009-10-21 13:23:54 -0500162 puts("Unknown");
Kumar Galae222ed32011-07-25 09:28:39 -0500163 break;
wdenk3f3262b2005-03-15 22:56:53 +0000164 }
Kumar Gala9f4a6892008-10-23 01:47:38 -0500165
wdenk3f3262b2005-03-15 22:56:53 +0000166 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
167
York Sun908412d2012-10-08 07:44:10 +0000168 if (nr_cores > CONFIG_MAX_CPUS) {
169 panic("\nUnexpected number of cores: %d, max is %d\n",
170 nr_cores, CONFIG_MAX_CPUS);
171 }
172
wdenka445ddf2004-06-09 00:34:46 +0000173 get_sys_info(&sysinfo);
174
vijay raid84fd502014-04-15 11:34:12 +0530175#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
176 if (sysinfo.diff_sysclk == 1)
177 puts("Single Source Clock Configuration\n");
178#endif
179
Kumar Galaf92794c2009-02-04 09:35:57 -0600180 puts("Clock Configuration:");
Timur Tabi47289422011-08-05 16:15:24 -0500181 for_each_cpu(i, core, nr_cores, mask) {
Wolfgang Denk1f79d142009-02-19 00:41:08 +0100182 if (!(i & 3))
183 printf ("\n ");
Timur Tabi47289422011-08-05 16:15:24 -0500184 printf("CPU%d:%-4s MHz, ", core,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530185 strmhz(buf1, sysinfo.freq_processor[core]));
Kumar Galaf92794c2009-02-04 09:35:57 -0600186 }
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530187
188#ifdef CONFIG_HETROGENOUS_CLUSTERS
189 for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
190 if (!(j & 3))
191 printf("\n ");
192 printf("DSP CPU%d:%-4s MHz, ", j,
193 strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
194 }
195#endif
196
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530197 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
198 printf("\n");
Kumar Gala54b68102008-05-29 01:21:24 -0500199
Kumar Galadccd9e32009-03-19 02:46:19 -0500200#ifdef CONFIG_FSL_CORENET
201 if (ddr_sync == 1) {
202 printf(" DDR:%-4s MHz (%s MT/s data rate) "
203 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530204 strmhz(buf1, sysinfo.freq_ddrbus/2),
205 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500206 } else {
207 printf(" DDR:%-4s MHz (%s MT/s data rate) "
208 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530209 strmhz(buf1, sysinfo.freq_ddrbus/2),
210 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500211 }
212#else
Kumar Gala07db1702007-12-07 04:59:26 -0600213 switch (ddr_ratio) {
214 case 0x0:
Wolfgang Denk20591042008-10-19 02:35:49 +0200215 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530216 strmhz(buf1, sysinfo.freq_ddrbus/2),
217 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600218 break;
219 case 0x7:
Kumar Galadccd9e32009-03-19 02:46:19 -0500220 printf(" DDR:%-4s MHz (%s MT/s data rate) "
221 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530222 strmhz(buf1, sysinfo.freq_ddrbus/2),
223 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600224 break;
225 default:
Kumar Galadccd9e32009-03-19 02:46:19 -0500226 printf(" DDR:%-4s MHz (%s MT/s data rate) "
227 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530228 strmhz(buf1, sysinfo.freq_ddrbus/2),
229 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600230 break;
231 }
Kumar Galadccd9e32009-03-19 02:46:19 -0500232#endif
wdenka445ddf2004-06-09 00:34:46 +0000233
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530234#if defined(CONFIG_FSL_LBC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530235 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
236 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500237 } else {
Trent Piepho0b691fc2008-12-03 15:16:37 -0800238 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530239 sysinfo.freq_localbus);
Kumar Galadccd9e32009-03-19 02:46:19 -0500240 }
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530241#endif
wdenka445ddf2004-06-09 00:34:46 +0000242
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000243#if defined(CONFIG_FSL_IFC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530244 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000245#endif
246
Haiying Wang61414682009-05-20 12:30:29 -0400247#ifdef CONFIG_QE
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530248 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
Haiying Wang61414682009-05-20 12:30:29 -0400249#endif
250
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530251#if defined(CONFIG_SYS_CPRI)
252 printf(" ");
253 printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
254#endif
255
256#if defined(CONFIG_SYS_MAPLE)
257 printf("\n ");
258 printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
259 printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
260 printf("MAPLE-eTVPE:%-4s MHz\n",
261 strmhz(buf1, sysinfo.freq_maple_etvpe));
262#endif
263
Kumar Galadccd9e32009-03-19 02:46:19 -0500264#ifdef CONFIG_SYS_DPAA_FMAN
265 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
Emil Medve3a9ed2f2010-06-17 00:08:29 -0500266 printf(" FMAN%d: %s MHz\n", i + 1,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530267 strmhz(buf1, sysinfo.freq_fman[i]));
Kumar Galadccd9e32009-03-19 02:46:19 -0500268 }
269#endif
270
Haiying Wang09d0aa92012-10-11 07:13:39 +0000271#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530272 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
Haiying Wang09d0aa92012-10-11 07:13:39 +0000273#endif
274
Kumar Galadccd9e32009-03-19 02:46:19 -0500275#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530276 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
Kumar Galadccd9e32009-03-19 02:46:19 -0500277#endif
278
Shruti Kanetkar81159362013-08-15 11:25:38 -0500279 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000280
York Sunc87e81e2013-06-25 11:37:43 -0700281#ifdef CONFIG_FSL_CORENET
282 /* Display the RCW, so that no one gets confused as to what RCW
283 * we're actually using for this boot.
284 */
285 puts("Reset Configuration Word (RCW):");
286 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
287 u32 rcw = in_be32(&gur->rcwsr[i]);
288
289 if ((i % 4) == 0)
290 printf("\n %08x:", i * 4);
291 printf(" %08x", rcw);
292 }
293 puts("\n");
294#endif
295
wdenk9c53f402003-10-15 23:53:47 +0000296 return 0;
297}
298
299
300/* ------------------------------------------------------------------------- */
301
Simon Glassed38aef2020-05-10 11:40:03 -0600302int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
wdenk9c53f402003-10-15 23:53:47 +0000303{
Kumar Galaaff01532009-09-08 13:46:46 -0500304/* Everything after the first generation of PQ3 parts has RSTCR */
Tom Rini0b730a02021-05-14 21:34:21 -0400305#if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8560)
Sergei Poselenov25147422008-05-08 14:17:08 +0200306 unsigned long val, msr;
307
wdenk9c53f402003-10-15 23:53:47 +0000308 /*
309 * Initiate hard reset in debug control register DBCR0
Kumar Galaaff01532009-09-08 13:46:46 -0500310 * Make sure MSR[DE] = 1. This only resets the core.
wdenk9c53f402003-10-15 23:53:47 +0000311 */
Sergei Poselenov25147422008-05-08 14:17:08 +0200312 msr = mfmsr ();
313 msr |= MSR_DE;
314 mtmsr (msr);
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400315
Sergei Poselenov25147422008-05-08 14:17:08 +0200316 val = mfspr(DBCR0);
317 val |= 0x70000000;
318 mtspr(DBCR0,val);
Kumar Galaaff01532009-09-08 13:46:46 -0500319#else
320 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ira W. Snydera85994c2011-11-21 13:20:32 -0800321
322 /* Attempt board-specific reset */
323 board_reset();
324
325 /* Next try asserting HRESET_REQ */
326 out_be32(&gur->rstcr, 0x2);
Kumar Galaaff01532009-09-08 13:46:46 -0500327 udelay(100);
328#endif
Sergei Poselenov25147422008-05-08 14:17:08 +0200329
wdenk9c53f402003-10-15 23:53:47 +0000330 return 1;
331}
332
333
334/*
335 * Get timebase clock frequency
336 */
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600337#ifndef CONFIG_SYS_FSL_TBCLK_DIV
338#define CONFIG_SYS_FSL_TBCLK_DIV 8
339#endif
Simon Glassa9dc0682019-12-28 10:44:59 -0700340__weak unsigned long get_tbclk(void)
wdenk9c53f402003-10-15 23:53:47 +0000341{
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600342 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
343
344 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
wdenk9c53f402003-10-15 23:53:47 +0000345}
346
347
Pali Rohárf6ac14e2022-04-28 13:31:43 +0200348#ifndef CONFIG_WDT
wdenk9c53f402003-10-15 23:53:47 +0000349#if defined(CONFIG_WATCHDOG)
Boschung, Rainerf63c0dc12014-06-03 09:05:14 +0200350#define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
351void
352init_85xx_watchdog(void)
353{
354 mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
355 TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC));
356}
357
wdenk9c53f402003-10-15 23:53:47 +0000358void
wdenk9c53f402003-10-15 23:53:47 +0000359reset_85xx_watchdog(void)
360{
361 /*
362 * Clear TSR(WIS) bit by writing 1
363 */
Mark Marshall10b13c92012-09-09 23:06:03 +0000364 mtspr(SPRN_TSR, TSR_WIS);
wdenk9c53f402003-10-15 23:53:47 +0000365}
Horst Kronstorferf70831e2013-03-13 10:14:05 +0000366
367void
368watchdog_reset(void)
369{
370 int re_enable = disable_interrupts();
371
372 reset_85xx_watchdog();
373 if (re_enable)
374 enable_interrupts();
375}
wdenk9c53f402003-10-15 23:53:47 +0000376#endif /* CONFIG_WATCHDOG */
Pali Rohárf6ac14e2022-04-28 13:31:43 +0200377#endif
wdenk9c53f402003-10-15 23:53:47 +0000378
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200379/*
Andy Fleming6843a6e2008-10-30 16:51:33 -0500380 * Initializes on-chip MMC controllers.
381 * to override, implement board_mmc_init()
382 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900383int cpu_mmc_init(struct bd_info *bis)
Andy Fleming6843a6e2008-10-30 16:51:33 -0500384{
385#ifdef CONFIG_FSL_ESDHC
386 return fsl_esdhc_mmc_init(bis);
387#else
388 return 0;
389#endif
390}
Becky Bruceee888da2010-06-17 11:37:25 -0500391
392/*
393 * Print out the state of various machine registers.
Dipen Dudhat00c42942011-01-20 16:29:35 +0530394 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
395 * parameters for IFC and TLBs
Becky Bruceee888da2010-06-17 11:37:25 -0500396 */
Christophe Leroy31f6e932017-07-13 15:09:54 +0200397void print_reginfo(void)
Becky Bruceee888da2010-06-17 11:37:25 -0500398{
399 print_tlbcam();
Bin Mengc39f3402021-02-25 17:22:27 +0800400#ifdef CONFIG_FSL_LAW
Becky Bruceee888da2010-06-17 11:37:25 -0500401 print_laws();
Bin Mengc39f3402021-02-25 17:22:27 +0800402#endif
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530403#if defined(CONFIG_FSL_LBC)
Becky Bruceee888da2010-06-17 11:37:25 -0500404 print_lbc_regs();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530405#endif
Dipen Dudhat00c42942011-01-20 16:29:35 +0530406#ifdef CONFIG_FSL_IFC
407 print_ifc_regs();
408#endif
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530409
Becky Bruceee888da2010-06-17 11:37:25 -0500410}
York Sunc41b7442010-09-28 15:20:33 -0700411
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600412/* Common ddr init for non-corenet fsl 85xx platforms */
413#ifndef CONFIG_FSL_CORENET
Scott Wood095b7122012-09-20 19:02:18 -0500414#if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
415 !defined(CONFIG_SYS_INIT_L2_ADDR)
Simon Glassd35f3382017-04-06 12:47:05 -0600416int dram_init(void)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600417{
Alexander Grafc3468482014-04-11 17:09:45 +0200418#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
York Sun51e91e82016-11-18 12:29:51 -0800419 defined(CONFIG_ARCH_QEMU_E500)
Simon Glass39f90ba2017-03-31 08:40:25 -0600420 gd->ram_size = fsl_ddr_sdram_size();
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800421#else
Simon Glass39f90ba2017-03-31 08:40:25 -0600422 gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800423#endif
Simon Glass39f90ba2017-03-31 08:40:25 -0600424
425 return 0;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800426}
427#else /* CONFIG_SYS_RAMBOOT */
Simon Glassd35f3382017-04-06 12:47:05 -0600428int dram_init(void)
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800429{
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600430 phys_size_t dram_size = 0;
431
Becky Bruce4212f232010-12-17 17:17:58 -0600432#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600433 {
434 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
435 unsigned int x = 10;
436 unsigned int i;
437
438 /*
439 * Work around to stabilize DDR DLL
440 */
441 out_be32(&gur->ddrdllcr, 0x81000000);
442 asm("sync;isync;msync");
443 udelay(200);
444 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
445 setbits_be32(&gur->devdisr, 0x00010000);
446 for (i = 0; i < x; i++)
447 ;
448 clrbits_be32(&gur->devdisr, 0x00010000);
449 x++;
450 }
451 }
452#endif
453
York Sune73cc042011-06-07 09:42:16 +0800454#if defined(CONFIG_SPD_EEPROM) || \
455 defined(CONFIG_DDR_SPD) || \
456 defined(CONFIG_SYS_DDR_RAW_TIMING)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600457 dram_size = fsl_ddr_sdram();
458#else
459 dram_size = fixed_sdram();
460#endif
461 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
462 dram_size *= 0x100000;
463
464#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
465 /*
466 * Initialize and enable DDR ECC.
467 */
468 ddr_enable_ecc(dram_size);
469#endif
470
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530471#if defined(CONFIG_FSL_LBC)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600472 /* Some boards also have sdram on the lbc */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600473 lbc_sdram_init();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530474#endif
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600475
Wolfgang Denkf2bbb532011-07-25 10:13:53 +0200476 debug("DDR: ");
Simon Glass39f90ba2017-03-31 08:40:25 -0600477 gd->ram_size = dram_size;
478
479 return 0;
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600480}
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800481#endif /* CONFIG_SYS_RAMBOOT */
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600482#endif
483
York Sunc41b7442010-09-28 15:20:33 -0700484#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
485
486/* Board-specific functions defined in each board's ddr.c */
487void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
York Sun79a779b2014-08-01 15:51:00 -0700488 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
York Sunc41b7442010-09-28 15:20:33 -0700489void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
490 phys_addr_t *rpn);
491unsigned int
492 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
493
Becky Bruce69694472011-07-18 18:49:15 -0500494void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
495
York Sunc41b7442010-09-28 15:20:33 -0700496static void dump_spd_ddr_reg(void)
497{
498 int i, j, k, m;
499 u8 *p_8;
500 u32 *p_32;
York Sunfe845072016-12-28 08:43:45 -0800501 struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
York Sunc41b7442010-09-28 15:20:33 -0700502 generic_spd_eeprom_t
York Sunfe845072016-12-28 08:43:45 -0800503 spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
York Sunc41b7442010-09-28 15:20:33 -0700504
York Sunfe845072016-12-28 08:43:45 -0800505 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sun79a779b2014-08-01 15:51:00 -0700506 fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
York Sunc41b7442010-09-28 15:20:33 -0700507
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400508 puts("SPD data of all dimms (zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700509 puts("Byte (hex) ");
510 k = 1;
York Sunfe845072016-12-28 08:43:45 -0800511 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700512 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
513 printf("Dimm%d ", k++);
514 }
515 puts("\n");
516 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
517 m = 0;
518 printf("%3d (0x%02x) ", k, k);
York Sunfe845072016-12-28 08:43:45 -0800519 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700520 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
521 p_8 = (u8 *) &spd[i][j];
522 if (p_8[k]) {
523 printf("0x%02x ", p_8[k]);
524 m++;
525 } else
526 puts(" ");
527 }
528 }
529 if (m)
530 puts("\n");
531 else
532 puts("\r");
533 }
534
York Sunfe845072016-12-28 08:43:45 -0800535 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700536 switch (i) {
537 case 0:
York Sunf0626592013-09-30 09:22:09 -0700538 ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700539 break;
York Sunfe845072016-12-28 08:43:45 -0800540#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
York Sunc41b7442010-09-28 15:20:33 -0700541 case 1:
York Sunf0626592013-09-30 09:22:09 -0700542 ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700543 break;
544#endif
York Sunfe845072016-12-28 08:43:45 -0800545#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
York Sune8dc17b2012-08-17 08:22:39 +0000546 case 2:
York Sunf0626592013-09-30 09:22:09 -0700547 ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000548 break;
549#endif
York Sunfe845072016-12-28 08:43:45 -0800550#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
York Sune8dc17b2012-08-17 08:22:39 +0000551 case 3:
York Sunf0626592013-09-30 09:22:09 -0700552 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000553 break;
554#endif
York Sunc41b7442010-09-28 15:20:33 -0700555 default:
556 printf("%s unexpected controller number = %u\n",
557 __func__, i);
558 return;
559 }
560 }
561 printf("DDR registers dump for all controllers "
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400562 "(zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700563 puts("Offset (hex) ");
York Sunfe845072016-12-28 08:43:45 -0800564 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sunc41b7442010-09-28 15:20:33 -0700565 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
566 puts("\n");
York Suna21803d2013-11-18 10:29:32 -0800567 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
York Sunc41b7442010-09-28 15:20:33 -0700568 m = 0;
569 printf("%6d (0x%04x)", k * 4, k * 4);
York Sunfe845072016-12-28 08:43:45 -0800570 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700571 p_32 = (u32 *) ddr[i];
572 if (p_32[k]) {
573 printf(" 0x%08x", p_32[k]);
574 m++;
575 } else
576 puts(" ");
577 }
578 if (m)
579 puts("\n");
580 else
581 puts("\r");
582 }
583 puts("\n");
584}
585
586/* invalid the TLBs for DDR and setup new ones to cover p_addr */
587static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
588{
589 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
590 unsigned long epn;
591 u32 tsize, valid, ptr;
York Sunc41b7442010-09-28 15:20:33 -0700592 int ddr_esel;
593
Becky Bruce69694472011-07-18 18:49:15 -0500594 clear_ddr_tlbs_phys(p_addr, size>>20);
York Sunc41b7442010-09-28 15:20:33 -0700595
596 /* Setup new tlb to cover the physical address */
597 setup_ddr_tlbs_phys(p_addr, size>>20);
598
599 ptr = vstart;
600 ddr_esel = find_tlb_idx((void *)ptr, 1);
601 if (ddr_esel != -1) {
602 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
603 } else {
604 printf("TLB error in function %s\n", __func__);
605 return -1;
606 }
607
608 return 0;
609}
610
611/*
612 * slide the testing window up to test another area
613 * for 32_bit system, the maximum testable memory is limited to
614 * CONFIG_MAX_MEM_MAPPED
615 */
616int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
617{
618 phys_addr_t test_cap, p_addr;
619 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
620
621#if !defined(CONFIG_PHYS_64BIT) || \
622 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
623 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
624 test_cap = p_size;
625#else
626 test_cap = gd->ram_size;
627#endif
628 p_addr = (*vstart) + (*size) + (*phys_offset);
629 if (p_addr < test_cap - 1) {
630 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
631 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
632 return -1;
633 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
634 *size = (u32) p_size;
635 printf("Testing 0x%08llx - 0x%08llx\n",
636 (u64)(*vstart) + (*phys_offset),
637 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
638 } else
639 return 1;
640
641 return 0;
642}
643
644/* initialization for testing area */
645int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
646{
647 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
648
649 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
650 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
651 *phys_offset = 0;
652
653#if !defined(CONFIG_PHYS_64BIT) || \
654 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
655 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
656 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
657 puts("Cannot test more than ");
658 print_size(CONFIG_MAX_MEM_MAPPED,
659 " without proper 36BIT support.\n");
660 }
661#endif
662 printf("Testing 0x%08llx - 0x%08llx\n",
663 (u64)(*vstart) + (*phys_offset),
664 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
665
666 return 0;
667}
668
669/* invalid TLBs for DDR and remap as normal after testing */
670int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
671{
672 unsigned long epn;
673 u32 tsize, valid, ptr;
674 phys_addr_t rpn = 0;
675 int ddr_esel;
676
677 /* disable the TLBs for this testing */
678 ptr = *vstart;
679
680 while (ptr < (*vstart) + (*size)) {
681 ddr_esel = find_tlb_idx((void *)ptr, 1);
682 if (ddr_esel != -1) {
683 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
684 disable_tlb(ddr_esel);
685 }
686 ptr += TSIZE_TO_BYTES(tsize);
687 }
688
689 puts("Remap DDR ");
690 setup_ddr_tlbs(gd->ram_size>>20);
691 puts("\n");
692
693 return 0;
694}
695
696void arch_memory_failure_handle(void)
697{
698 dump_spd_ddr_reg();
699}
700#endif