blob: 2c8126c5f1169487db032d58e9035ade27aeb6a5 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Dipen Dudhat5d51bf92011-01-19 12:46:27 +05302 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000010 */
11
Andy Flemingfecff2b2008-08-31 16:33:26 -050012#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000013#include <common.h>
14#include <watchdog.h>
15#include <command.h>
Andy Fleming6843a6e2008-10-30 16:51:33 -050016#include <fsl_esdhc.h>
wdenk9c53f402003-10-15 23:53:47 +000017#include <asm/cache.h>
Sergei Poselenovddc1a472008-06-06 15:42:40 +020018#include <asm/io.h>
Becky Bruceee888da2010-06-17 11:37:25 -050019#include <asm/mmu.h>
York Sun37562f62013-10-22 12:39:02 -070020#include <fsl_ifc.h>
Becky Bruceee888da2010-06-17 11:37:25 -050021#include <asm/fsl_law.h>
Becky Bruce5e35d8a2010-12-17 17:17:56 -060022#include <asm/fsl_lbc.h>
York Sunc41b7442010-09-28 15:20:33 -070023#include <post.h>
24#include <asm/processor.h>
York Sunf0626592013-09-30 09:22:09 -070025#include <fsl_ddr_sdram.h>
wdenk9c53f402003-10-15 23:53:47 +000026
James Yang957b1912008-02-08 16:44:53 -060027DECLARE_GLOBAL_DATA_PTR;
28
Ira W. Snydera85994c2011-11-21 13:20:32 -080029/*
30 * Default board reset function
31 */
32static void
33__board_reset(void)
34{
35 /* Do nothing */
36}
37void board_reset(void) __attribute__((weak, alias("__board_reset")));
38
wdenk9c53f402003-10-15 23:53:47 +000039int checkcpu (void)
40{
wdenka445ddf2004-06-09 00:34:46 +000041 sys_info_t sysinfo;
wdenka445ddf2004-06-09 00:34:46 +000042 uint pvr, svr;
43 uint ver;
44 uint major, minor;
Kumar Gala8ddf00c2008-06-10 16:53:46 -050045 struct cpu_type *cpu;
Wolfgang Denk20591042008-10-19 02:35:49 +020046 char buf1[32], buf2[32];
York Sunc87e81e2013-06-25 11:37:43 -070047#if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
48 ccsr_gur_t __iomem *gur =
49 (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
50#endif
York Sun3b5179f2012-10-08 07:44:31 +000051
52 /*
53 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
54 * mode. Previous platform use ddr ratio to do the same. This
55 * information is only for display here.
56 */
Kumar Galadccd9e32009-03-19 02:46:19 -050057#ifdef CONFIG_FSL_CORENET
York Sun383f6f62012-10-08 07:44:16 +000058#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sun3b5179f2012-10-08 07:44:31 +000059 u32 ddr_sync = 0; /* only async mode is supported */
York Sun383f6f62012-10-08 07:44:16 +000060#else
York Sun3b5179f2012-10-08 07:44:31 +000061 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
Srikanth Srinivasanf58c2a42010-02-10 17:32:43 +080062 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
York Sun383f6f62012-10-08 07:44:16 +000063#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
York Sun3b5179f2012-10-08 07:44:31 +000064#else /* CONFIG_FSL_CORENET */
65#ifdef CONFIG_DDR_CLK_FREQ
66 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
67 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Gala54b68102008-05-29 01:21:24 -050068#else
69 u32 ddr_ratio = 0;
Kumar Galadccd9e32009-03-19 02:46:19 -050070#endif /* CONFIG_DDR_CLK_FREQ */
York Sun3b5179f2012-10-08 07:44:31 +000071#endif /* CONFIG_FSL_CORENET */
72
Timur Tabi47289422011-08-05 16:15:24 -050073 unsigned int i, core, nr_cores = cpu_numcores();
74 u32 mask = cpu_mask();
wdenk9c53f402003-10-15 23:53:47 +000075
wdenka445ddf2004-06-09 00:34:46 +000076 svr = get_svr();
wdenka445ddf2004-06-09 00:34:46 +000077 major = SVR_MAJ(svr);
78 minor = SVR_MIN(svr);
79
Poonam Aggrwal4baef822009-07-31 12:08:14 +053080 if (cpu_numcores() > 1) {
Poonam Aggrwal36a68432009-09-03 19:42:40 +053081#ifndef CONFIG_MP
82 puts("Unicore software on multiprocessor system!!\n"
83 "To enable mutlticore build define CONFIG_MP\n");
84#endif
Kim Phillips2ecbfeb2010-08-09 18:39:57 -050085 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Poonam Aggrwal4baef822009-07-31 12:08:14 +053086 printf("CPU%d: ", pic->whoami);
87 } else {
88 puts("CPU: ");
89 }
Andy Flemingf5740972008-02-06 01:19:40 -060090
Simon Glassa8b57392012-12-13 20:48:48 +000091 cpu = gd->arch.cpu;
Andy Flemingf5740972008-02-06 01:19:40 -060092
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +053093 puts(cpu->name);
94 if (IS_E_PROCESSOR(svr))
95 puts("E");
Andy Flemingf5740972008-02-06 01:19:40 -060096
wdenka445ddf2004-06-09 00:34:46 +000097 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk9c53f402003-10-15 23:53:47 +000098
wdenk3f3262b2005-03-15 22:56:53 +000099 pvr = get_pvr();
100 ver = PVR_VER(pvr);
101 major = PVR_MAJ(pvr);
102 minor = PVR_MIN(pvr);
103
104 printf("Core: ");
Kumar Galae222ed32011-07-25 09:28:39 -0500105 switch(ver) {
106 case PVR_VER_E500_V1:
107 case PVR_VER_E500_V2:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300108 puts("e500");
Kumar Galae222ed32011-07-25 09:28:39 -0500109 break;
110 case PVR_VER_E500MC:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300111 puts("e500mc");
Kumar Galae222ed32011-07-25 09:28:39 -0500112 break;
113 case PVR_VER_E5500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300114 puts("e5500");
Kumar Galae222ed32011-07-25 09:28:39 -0500115 break;
Kumar Galac1abf4a2012-08-17 08:20:23 +0000116 case PVR_VER_E6500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300117 puts("e6500");
Kumar Galac1abf4a2012-08-17 08:20:23 +0000118 break;
Kumar Galae222ed32011-07-25 09:28:39 -0500119 default:
Kumar Galabd2985c2009-10-21 13:23:54 -0500120 puts("Unknown");
Kumar Galae222ed32011-07-25 09:28:39 -0500121 break;
wdenk3f3262b2005-03-15 22:56:53 +0000122 }
Kumar Gala9f4a6892008-10-23 01:47:38 -0500123
wdenk3f3262b2005-03-15 22:56:53 +0000124 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
125
York Sun908412d2012-10-08 07:44:10 +0000126 if (nr_cores > CONFIG_MAX_CPUS) {
127 panic("\nUnexpected number of cores: %d, max is %d\n",
128 nr_cores, CONFIG_MAX_CPUS);
129 }
130
wdenka445ddf2004-06-09 00:34:46 +0000131 get_sys_info(&sysinfo);
132
Kumar Galaf92794c2009-02-04 09:35:57 -0600133 puts("Clock Configuration:");
Timur Tabi47289422011-08-05 16:15:24 -0500134 for_each_cpu(i, core, nr_cores, mask) {
Wolfgang Denk1f79d142009-02-19 00:41:08 +0100135 if (!(i & 3))
136 printf ("\n ");
Timur Tabi47289422011-08-05 16:15:24 -0500137 printf("CPU%d:%-4s MHz, ", core,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530138 strmhz(buf1, sysinfo.freq_processor[core]));
Kumar Galaf92794c2009-02-04 09:35:57 -0600139 }
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530140 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
141 printf("\n");
Kumar Gala54b68102008-05-29 01:21:24 -0500142
Kumar Galadccd9e32009-03-19 02:46:19 -0500143#ifdef CONFIG_FSL_CORENET
144 if (ddr_sync == 1) {
145 printf(" DDR:%-4s MHz (%s MT/s data rate) "
146 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530147 strmhz(buf1, sysinfo.freq_ddrbus/2),
148 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500149 } else {
150 printf(" DDR:%-4s MHz (%s MT/s data rate) "
151 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530152 strmhz(buf1, sysinfo.freq_ddrbus/2),
153 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500154 }
155#else
Kumar Gala07db1702007-12-07 04:59:26 -0600156 switch (ddr_ratio) {
157 case 0x0:
Wolfgang Denk20591042008-10-19 02:35:49 +0200158 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530159 strmhz(buf1, sysinfo.freq_ddrbus/2),
160 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600161 break;
162 case 0x7:
Kumar Galadccd9e32009-03-19 02:46:19 -0500163 printf(" DDR:%-4s MHz (%s MT/s data rate) "
164 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530165 strmhz(buf1, sysinfo.freq_ddrbus/2),
166 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600167 break;
168 default:
Kumar Galadccd9e32009-03-19 02:46:19 -0500169 printf(" DDR:%-4s MHz (%s MT/s data rate) "
170 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530171 strmhz(buf1, sysinfo.freq_ddrbus/2),
172 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600173 break;
174 }
Kumar Galadccd9e32009-03-19 02:46:19 -0500175#endif
wdenka445ddf2004-06-09 00:34:46 +0000176
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530177#if defined(CONFIG_FSL_LBC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530178 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
179 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500180 } else {
Trent Piepho0b691fc2008-12-03 15:16:37 -0800181 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530182 sysinfo.freq_localbus);
Kumar Galadccd9e32009-03-19 02:46:19 -0500183 }
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530184#endif
wdenka445ddf2004-06-09 00:34:46 +0000185
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000186#if defined(CONFIG_FSL_IFC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530187 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000188#endif
189
Andy Flemingf5740972008-02-06 01:19:40 -0600190#ifdef CONFIG_CPM2
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530191 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
Andy Flemingf5740972008-02-06 01:19:40 -0600192#endif
wdenka445ddf2004-06-09 00:34:46 +0000193
Haiying Wang61414682009-05-20 12:30:29 -0400194#ifdef CONFIG_QE
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530195 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
Haiying Wang61414682009-05-20 12:30:29 -0400196#endif
197
Kumar Galadccd9e32009-03-19 02:46:19 -0500198#ifdef CONFIG_SYS_DPAA_FMAN
199 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
Emil Medve3a9ed2f2010-06-17 00:08:29 -0500200 printf(" FMAN%d: %s MHz\n", i + 1,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530201 strmhz(buf1, sysinfo.freq_fman[i]));
Kumar Galadccd9e32009-03-19 02:46:19 -0500202 }
203#endif
204
Haiying Wang09d0aa92012-10-11 07:13:39 +0000205#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530206 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
Haiying Wang09d0aa92012-10-11 07:13:39 +0000207#endif
208
Kumar Galadccd9e32009-03-19 02:46:19 -0500209#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530210 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
Kumar Galadccd9e32009-03-19 02:46:19 -0500211#endif
212
Shruti Kanetkar81159362013-08-15 11:25:38 -0500213 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000214
York Sunc87e81e2013-06-25 11:37:43 -0700215#ifdef CONFIG_FSL_CORENET
216 /* Display the RCW, so that no one gets confused as to what RCW
217 * we're actually using for this boot.
218 */
219 puts("Reset Configuration Word (RCW):");
220 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
221 u32 rcw = in_be32(&gur->rcwsr[i]);
222
223 if ((i % 4) == 0)
224 printf("\n %08x:", i * 4);
225 printf(" %08x", rcw);
226 }
227 puts("\n");
228#endif
229
wdenk9c53f402003-10-15 23:53:47 +0000230 return 0;
231}
232
233
234/* ------------------------------------------------------------------------- */
235
Mike Frysinger6d1f6982010-10-20 03:41:17 -0400236int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk9c53f402003-10-15 23:53:47 +0000237{
Kumar Galaaff01532009-09-08 13:46:46 -0500238/* Everything after the first generation of PQ3 parts has RSTCR */
239#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
240 defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
Sergei Poselenov25147422008-05-08 14:17:08 +0200241 unsigned long val, msr;
242
wdenk9c53f402003-10-15 23:53:47 +0000243 /*
244 * Initiate hard reset in debug control register DBCR0
Kumar Galaaff01532009-09-08 13:46:46 -0500245 * Make sure MSR[DE] = 1. This only resets the core.
wdenk9c53f402003-10-15 23:53:47 +0000246 */
Sergei Poselenov25147422008-05-08 14:17:08 +0200247 msr = mfmsr ();
248 msr |= MSR_DE;
249 mtmsr (msr);
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400250
Sergei Poselenov25147422008-05-08 14:17:08 +0200251 val = mfspr(DBCR0);
252 val |= 0x70000000;
253 mtspr(DBCR0,val);
Kumar Galaaff01532009-09-08 13:46:46 -0500254#else
255 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ira W. Snydera85994c2011-11-21 13:20:32 -0800256
257 /* Attempt board-specific reset */
258 board_reset();
259
260 /* Next try asserting HRESET_REQ */
261 out_be32(&gur->rstcr, 0x2);
Kumar Galaaff01532009-09-08 13:46:46 -0500262 udelay(100);
263#endif
Sergei Poselenov25147422008-05-08 14:17:08 +0200264
wdenk9c53f402003-10-15 23:53:47 +0000265 return 1;
266}
267
268
269/*
270 * Get timebase clock frequency
271 */
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600272#ifndef CONFIG_SYS_FSL_TBCLK_DIV
273#define CONFIG_SYS_FSL_TBCLK_DIV 8
274#endif
Alexander Grafc3468482014-04-11 17:09:45 +0200275__weak unsigned long get_tbclk (void)
wdenk9c53f402003-10-15 23:53:47 +0000276{
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600277 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
278
279 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
wdenk9c53f402003-10-15 23:53:47 +0000280}
281
282
283#if defined(CONFIG_WATCHDOG)
284void
wdenk9c53f402003-10-15 23:53:47 +0000285reset_85xx_watchdog(void)
286{
287 /*
288 * Clear TSR(WIS) bit by writing 1
289 */
Mark Marshall10b13c92012-09-09 23:06:03 +0000290 mtspr(SPRN_TSR, TSR_WIS);
wdenk9c53f402003-10-15 23:53:47 +0000291}
Horst Kronstorferf70831e2013-03-13 10:14:05 +0000292
293void
294watchdog_reset(void)
295{
296 int re_enable = disable_interrupts();
297
298 reset_85xx_watchdog();
299 if (re_enable)
300 enable_interrupts();
301}
wdenk9c53f402003-10-15 23:53:47 +0000302#endif /* CONFIG_WATCHDOG */
303
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200304/*
Andy Fleming6843a6e2008-10-30 16:51:33 -0500305 * Initializes on-chip MMC controllers.
306 * to override, implement board_mmc_init()
307 */
308int cpu_mmc_init(bd_t *bis)
309{
310#ifdef CONFIG_FSL_ESDHC
311 return fsl_esdhc_mmc_init(bis);
312#else
313 return 0;
314#endif
315}
Becky Bruceee888da2010-06-17 11:37:25 -0500316
317/*
318 * Print out the state of various machine registers.
Dipen Dudhat00c42942011-01-20 16:29:35 +0530319 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
320 * parameters for IFC and TLBs
Becky Bruceee888da2010-06-17 11:37:25 -0500321 */
322void mpc85xx_reginfo(void)
323{
324 print_tlbcam();
325 print_laws();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530326#if defined(CONFIG_FSL_LBC)
Becky Bruceee888da2010-06-17 11:37:25 -0500327 print_lbc_regs();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530328#endif
Dipen Dudhat00c42942011-01-20 16:29:35 +0530329#ifdef CONFIG_FSL_IFC
330 print_ifc_regs();
331#endif
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530332
Becky Bruceee888da2010-06-17 11:37:25 -0500333}
York Sunc41b7442010-09-28 15:20:33 -0700334
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600335/* Common ddr init for non-corenet fsl 85xx platforms */
336#ifndef CONFIG_FSL_CORENET
Scott Wood095b7122012-09-20 19:02:18 -0500337#if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
338 !defined(CONFIG_SYS_INIT_L2_ADDR)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600339phys_size_t initdram(int board_type)
340{
Alexander Grafc3468482014-04-11 17:09:45 +0200341#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
342 defined(CONFIG_QEMU_E500)
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800343 return fsl_ddr_sdram_size();
344#else
Mingkai Huabe3a3f2013-04-12 15:56:28 +0800345 return (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800346#endif
347}
348#else /* CONFIG_SYS_RAMBOOT */
349phys_size_t initdram(int board_type)
350{
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600351 phys_size_t dram_size = 0;
352
Becky Bruce4212f232010-12-17 17:17:58 -0600353#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600354 {
355 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
356 unsigned int x = 10;
357 unsigned int i;
358
359 /*
360 * Work around to stabilize DDR DLL
361 */
362 out_be32(&gur->ddrdllcr, 0x81000000);
363 asm("sync;isync;msync");
364 udelay(200);
365 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
366 setbits_be32(&gur->devdisr, 0x00010000);
367 for (i = 0; i < x; i++)
368 ;
369 clrbits_be32(&gur->devdisr, 0x00010000);
370 x++;
371 }
372 }
373#endif
374
York Sune73cc042011-06-07 09:42:16 +0800375#if defined(CONFIG_SPD_EEPROM) || \
376 defined(CONFIG_DDR_SPD) || \
377 defined(CONFIG_SYS_DDR_RAW_TIMING)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600378 dram_size = fsl_ddr_sdram();
379#else
380 dram_size = fixed_sdram();
381#endif
382 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
383 dram_size *= 0x100000;
384
385#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
386 /*
387 * Initialize and enable DDR ECC.
388 */
389 ddr_enable_ecc(dram_size);
390#endif
391
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530392#if defined(CONFIG_FSL_LBC)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600393 /* Some boards also have sdram on the lbc */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600394 lbc_sdram_init();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530395#endif
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600396
Wolfgang Denkf2bbb532011-07-25 10:13:53 +0200397 debug("DDR: ");
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600398 return dram_size;
399}
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800400#endif /* CONFIG_SYS_RAMBOOT */
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600401#endif
402
York Sunc41b7442010-09-28 15:20:33 -0700403#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
404
405/* Board-specific functions defined in each board's ddr.c */
406void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
407 unsigned int ctrl_num);
408void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
409 phys_addr_t *rpn);
410unsigned int
411 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
412
Becky Bruce69694472011-07-18 18:49:15 -0500413void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
414
York Sunc41b7442010-09-28 15:20:33 -0700415static void dump_spd_ddr_reg(void)
416{
417 int i, j, k, m;
418 u8 *p_8;
419 u32 *p_32;
York Suna21803d2013-11-18 10:29:32 -0800420 struct ccsr_ddr __iomem *ddr[CONFIG_NUM_DDR_CONTROLLERS];
York Sunc41b7442010-09-28 15:20:33 -0700421 generic_spd_eeprom_t
422 spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
423
424 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
425 fsl_ddr_get_spd(spd[i], i);
426
427 puts("SPD data of all dimms (zero vaule is omitted)...\n");
428 puts("Byte (hex) ");
429 k = 1;
430 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
431 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
432 printf("Dimm%d ", k++);
433 }
434 puts("\n");
435 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
436 m = 0;
437 printf("%3d (0x%02x) ", k, k);
438 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
439 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
440 p_8 = (u8 *) &spd[i][j];
441 if (p_8[k]) {
442 printf("0x%02x ", p_8[k]);
443 m++;
444 } else
445 puts(" ");
446 }
447 }
448 if (m)
449 puts("\n");
450 else
451 puts("\r");
452 }
453
454 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
455 switch (i) {
456 case 0:
York Sunf0626592013-09-30 09:22:09 -0700457 ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700458 break;
York Sunf0626592013-09-30 09:22:09 -0700459#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
York Sunc41b7442010-09-28 15:20:33 -0700460 case 1:
York Sunf0626592013-09-30 09:22:09 -0700461 ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700462 break;
463#endif
York Sunf0626592013-09-30 09:22:09 -0700464#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
York Sune8dc17b2012-08-17 08:22:39 +0000465 case 2:
York Sunf0626592013-09-30 09:22:09 -0700466 ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000467 break;
468#endif
York Sunf0626592013-09-30 09:22:09 -0700469#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
York Sune8dc17b2012-08-17 08:22:39 +0000470 case 3:
York Sunf0626592013-09-30 09:22:09 -0700471 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000472 break;
473#endif
York Sunc41b7442010-09-28 15:20:33 -0700474 default:
475 printf("%s unexpected controller number = %u\n",
476 __func__, i);
477 return;
478 }
479 }
480 printf("DDR registers dump for all controllers "
481 "(zero vaule is omitted)...\n");
482 puts("Offset (hex) ");
483 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
484 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
485 puts("\n");
York Suna21803d2013-11-18 10:29:32 -0800486 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
York Sunc41b7442010-09-28 15:20:33 -0700487 m = 0;
488 printf("%6d (0x%04x)", k * 4, k * 4);
489 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
490 p_32 = (u32 *) ddr[i];
491 if (p_32[k]) {
492 printf(" 0x%08x", p_32[k]);
493 m++;
494 } else
495 puts(" ");
496 }
497 if (m)
498 puts("\n");
499 else
500 puts("\r");
501 }
502 puts("\n");
503}
504
505/* invalid the TLBs for DDR and setup new ones to cover p_addr */
506static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
507{
508 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
509 unsigned long epn;
510 u32 tsize, valid, ptr;
York Sunc41b7442010-09-28 15:20:33 -0700511 int ddr_esel;
512
Becky Bruce69694472011-07-18 18:49:15 -0500513 clear_ddr_tlbs_phys(p_addr, size>>20);
York Sunc41b7442010-09-28 15:20:33 -0700514
515 /* Setup new tlb to cover the physical address */
516 setup_ddr_tlbs_phys(p_addr, size>>20);
517
518 ptr = vstart;
519 ddr_esel = find_tlb_idx((void *)ptr, 1);
520 if (ddr_esel != -1) {
521 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
522 } else {
523 printf("TLB error in function %s\n", __func__);
524 return -1;
525 }
526
527 return 0;
528}
529
530/*
531 * slide the testing window up to test another area
532 * for 32_bit system, the maximum testable memory is limited to
533 * CONFIG_MAX_MEM_MAPPED
534 */
535int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
536{
537 phys_addr_t test_cap, p_addr;
538 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
539
540#if !defined(CONFIG_PHYS_64BIT) || \
541 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
542 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
543 test_cap = p_size;
544#else
545 test_cap = gd->ram_size;
546#endif
547 p_addr = (*vstart) + (*size) + (*phys_offset);
548 if (p_addr < test_cap - 1) {
549 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
550 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
551 return -1;
552 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
553 *size = (u32) p_size;
554 printf("Testing 0x%08llx - 0x%08llx\n",
555 (u64)(*vstart) + (*phys_offset),
556 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
557 } else
558 return 1;
559
560 return 0;
561}
562
563/* initialization for testing area */
564int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
565{
566 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
567
568 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
569 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
570 *phys_offset = 0;
571
572#if !defined(CONFIG_PHYS_64BIT) || \
573 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
574 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
575 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
576 puts("Cannot test more than ");
577 print_size(CONFIG_MAX_MEM_MAPPED,
578 " without proper 36BIT support.\n");
579 }
580#endif
581 printf("Testing 0x%08llx - 0x%08llx\n",
582 (u64)(*vstart) + (*phys_offset),
583 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
584
585 return 0;
586}
587
588/* invalid TLBs for DDR and remap as normal after testing */
589int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
590{
591 unsigned long epn;
592 u32 tsize, valid, ptr;
593 phys_addr_t rpn = 0;
594 int ddr_esel;
595
596 /* disable the TLBs for this testing */
597 ptr = *vstart;
598
599 while (ptr < (*vstart) + (*size)) {
600 ddr_esel = find_tlb_idx((void *)ptr, 1);
601 if (ddr_esel != -1) {
602 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
603 disable_tlb(ddr_esel);
604 }
605 ptr += TSIZE_TO_BYTES(tsize);
606 }
607
608 puts("Remap DDR ");
609 setup_ddr_tlbs(gd->ram_size>>20);
610 puts("\n");
611
612 return 0;
613}
614
615void arch_memory_failure_handle(void)
616{
617 dump_spd_ddr_reg();
618}
619#endif