Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 2 | /* |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 3 | * Copyright 2006, 2010-2011 Freescale Semiconductor. |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 4 | * |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 5 | * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 9 | * MPC8641HPCN board configuration file |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 10 | * |
| 11 | * Make sure you change the MAC address and other network params first, |
Joe Hershberger | 76f353e | 2015-05-04 14:55:14 -0500 | [diff] [blame] | 12 | * search for CONFIG_SERVERIP, etc. in this file. |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 13 | */ |
| 14 | |
| 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 18 | #include <linux/stringify.h> |
| 19 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 20 | /* High Level Configuration Options */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 21 | #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ |
Becky Bruce | 1633436 | 2009-02-03 18:10:54 -0600 | [diff] [blame] | 22 | #define CONFIG_ADDR_MAP 1 /* Use addr map */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 23 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 24 | /* |
| 25 | * default CCSRBAR is at 0xff700000 |
| 26 | * assume U-Boot is less than 0.5MB |
| 27 | */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 28 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 29 | #ifdef RUN_DIAG |
Becky Bruce | 05ddb88 | 2008-11-05 14:55:33 -0600 | [diff] [blame] | 30 | #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 31 | #endif |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 32 | |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 33 | /* |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 34 | * virtual address to be used for temporary mappings. There |
| 35 | * should be 128k free at this VA. |
| 36 | */ |
| 37 | #define CONFIG_SYS_SCRATCH_VA 0xe0000000 |
| 38 | |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 39 | #define CONFIG_SYS_SRIO |
| 40 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 41 | |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 42 | #define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */ |
| 43 | #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */ |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 44 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Kumar Gala | 6f2c1e9 | 2008-10-21 18:06:15 -0500 | [diff] [blame] | 45 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 46 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 47 | #define CONFIG_ENV_OVERWRITE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 48 | |
Peter Tyser | 86dee4a | 2010-10-07 22:32:48 -0500 | [diff] [blame] | 49 | #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ |
Becky Bruce | 1633436 | 2009-02-03 18:10:54 -0600 | [diff] [blame] | 50 | #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 51 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 52 | #define CONFIG_ALTIVEC 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 53 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 54 | /* |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 55 | * L2CR setup -- make sure this is right for your board! |
| 56 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_L2 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 58 | #define L2_INIT 0 |
| 59 | #define L2_ENABLE (L2CR_L2E) |
| 60 | |
| 61 | #ifndef CONFIG_SYS_CLK_FREQ |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 62 | #ifndef __ASSEMBLY__ |
| 63 | extern unsigned long get_board_sys_clk(unsigned long dummy); |
| 64 | #endif |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 65 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 66 | #endif |
| 67 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 68 | /* |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 69 | * With the exception of PCI Memory and Rapid IO, most devices will simply |
| 70 | * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA |
| 71 | * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. |
| 72 | */ |
| 73 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 74 | #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 75 | #else |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 76 | #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 77 | #endif |
| 78 | |
| 79 | /* |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 80 | * Base addresses -- Note these are effective addresses where the |
| 81 | * actual resources get mapped (not physical addresses) |
| 82 | */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 83 | #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 85 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 86 | /* Physical addresses */ |
| 87 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 88 | #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH |
| 89 | #define CONFIG_SYS_CCSRBAR_PHYS \ |
| 90 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 91 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 92 | |
york | 93799ca | 2010-07-02 22:25:52 +0000 | [diff] [blame] | 93 | #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ |
| 94 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 95 | /* |
| 96 | * DDR Setup |
| 97 | */ |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 98 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
| 99 | #define CONFIG_DDR_SPD |
| 100 | |
| 101 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 102 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 105 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 106 | #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ |
Jin Zhengxiong | 439498f | 2006-07-13 10:35:10 -0500 | [diff] [blame] | 107 | #define CONFIG_VERY_BIG_RAM |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 108 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 109 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 110 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 111 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 112 | /* |
| 113 | * I2C addresses of SPD EEPROMs |
| 114 | */ |
| 115 | #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ |
| 116 | #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ |
| 117 | #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ |
| 118 | #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 119 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 120 | /* |
| 121 | * These are used when DDR doesn't use SPD. |
| 122 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ |
| 124 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F |
| 125 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ |
| 126 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 127 | #define CONFIG_SYS_DDR_TIMING_0 0x00260802 |
| 128 | #define CONFIG_SYS_DDR_TIMING_1 0x39357322 |
| 129 | #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 |
| 130 | #define CONFIG_SYS_DDR_MODE_1 0x00480432 |
| 131 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 |
| 132 | #define CONFIG_SYS_DDR_INTERVAL 0x06090100 |
| 133 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 134 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 |
| 135 | #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 |
| 136 | #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 |
| 137 | #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ |
| 138 | #define CONFIG_SYS_DDR_CONTROL2 0x04400000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 139 | |
Jon Loeliger | 4eab623 | 2008-01-15 13:42:41 -0600 | [diff] [blame] | 140 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_I2C_EEPROM_NXID |
Jean-Christophe PLAGNIOL-VILLARD | 8349c72 | 2008-08-30 23:54:58 +0200 | [diff] [blame] | 142 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 144 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 145 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 146 | #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 147 | #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE |
| 148 | #define CONFIG_SYS_FLASH_BASE_PHYS \ |
| 149 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 150 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 151 | |
Becky Bruce | 1f642fc | 2009-02-02 16:34:52 -0600 | [diff] [blame] | 152 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 153 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 154 | #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ |
| 155 | | 0x00001001) /* port size 16bit */ |
| 156 | #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 157 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 158 | #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ |
| 159 | | 0x00001001) /* port size 16bit */ |
| 160 | #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 161 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 162 | #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ |
| 163 | | 0x00000801) /* port size 8bit */ |
| 164 | #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 165 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 166 | /* |
| 167 | * The LBC_BASE is the base of the region that contains the PIXIS and the CF. |
| 168 | * The PIXIS and CF by themselves aren't large enough to take up the 128k |
| 169 | * required for the smallest BAT mapping, so there's a 64k hole. |
| 170 | */ |
| 171 | #define CONFIG_SYS_LBC_BASE 0xffde0000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 172 | #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 173 | |
Kim Phillips | 53b3498 | 2007-08-21 17:00:17 -0500 | [diff] [blame] | 174 | #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 175 | #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 176 | #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000) |
| 177 | #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \ |
| 178 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 179 | #define PIXIS_SIZE 0x00008000 /* 32k */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 180 | #define PIXIS_ID 0x0 /* Board ID at offset 0 */ |
| 181 | #define PIXIS_VER 0x1 /* Board version at offset 1 */ |
| 182 | #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ |
| 183 | #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ |
| 184 | #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ |
| 185 | #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ |
| 186 | #define PIXIS_VCTL 0x10 /* VELA Control Register */ |
| 187 | #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ |
| 188 | #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ |
| 189 | #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ |
Kumar Gala | aba6397 | 2009-07-15 13:45:00 -0500 | [diff] [blame] | 190 | #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ |
| 191 | #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 192 | #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ |
| 193 | #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ |
| 194 | #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ |
| 195 | #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 197 | |
Becky Bruce | 74d126f | 2008-10-31 17:13:49 -0500 | [diff] [blame] | 198 | /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 199 | #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 200 | #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) |
Becky Bruce | 74d126f | 2008-10-31 17:13:49 -0500 | [diff] [blame] | 201 | |
Becky Bruce | 2e1aef0 | 2008-11-05 14:55:32 -0600 | [diff] [blame] | 202 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 204 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 206 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 207 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 209 | #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 212 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 214 | #define CONFIG_SYS_RAMBOOT |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 215 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #undef CONFIG_SYS_RAMBOOT |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 217 | #endif |
| 218 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #if defined(CONFIG_SYS_RAMBOOT) |
Jin Zhengxiong-R64188 | 377d596 | 2006-06-27 18:11:54 +0800 | [diff] [blame] | 220 | #undef CONFIG_SPD_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_SDRAM_SIZE 256 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 222 | #endif |
| 223 | |
| 224 | #undef CONFIG_CLOCKS_IN_MHZ |
| 225 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 227 | #ifndef CONFIG_SYS_INIT_RAM_LOCK |
| 228 | #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 229 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 231 | #endif |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 233 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 236 | |
Scott Wood | 8a9f2e0 | 2015-04-15 16:13:48 -0500 | [diff] [blame] | 237 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 239 | |
| 240 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_NS16550_SERIAL |
| 242 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 243 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 244 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 246 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 247 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 249 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 250 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 251 | /* |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 252 | * I2C |
| 253 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_I2C |
| 255 | #define CONFIG_SYS_I2C_FSL |
| 256 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 257 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 258 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 |
| 259 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 260 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 261 | /* |
| 262 | * RapidIO MMU |
| 263 | */ |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 264 | #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 265 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 266 | #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000 |
| 267 | #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 268 | #else |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 269 | #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE |
| 270 | #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 271 | #endif |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 272 | #define CONFIG_SYS_SRIO1_MEM_PHYS \ |
| 273 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 274 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 275 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 276 | |
| 277 | /* |
| 278 | * General PCI |
| 279 | * Addresses are mapped 1-1. |
| 280 | */ |
Becky Bruce | d3b51a2 | 2009-02-03 18:10:53 -0600 | [diff] [blame] | 281 | |
Kumar Gala | dbbfb00 | 2010-12-17 10:47:36 -0600 | [diff] [blame] | 282 | #define CONFIG_SYS_PCIE1_NAME "ULI" |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 283 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 284 | #ifdef CONFIG_PHYS_64BIT |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 285 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 286 | #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000 |
| 287 | #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 288 | #else |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 289 | #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 290 | #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT |
| 291 | #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 292 | #endif |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 293 | #define CONFIG_SYS_PCIE1_MEM_PHYS \ |
| 294 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 295 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 296 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 297 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 298 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 299 | #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT |
| 300 | #define CONFIG_SYS_PCIE1_IO_PHYS \ |
| 301 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 302 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 303 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 304 | |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 305 | #ifdef CONFIG_PHYS_64BIT |
| 306 | /* |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 307 | * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 308 | * This will increase the amount of PCI address space available for |
| 309 | * for mapping RAM. |
| 310 | */ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 311 | #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 312 | #else |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 313 | #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ |
| 314 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 315 | #endif |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 316 | #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ |
| 317 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 318 | #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \ |
| 319 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
| 320 | #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 321 | #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ |
| 322 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
| 323 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 324 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
| 325 | #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ |
| 326 | + CONFIG_SYS_PCIE1_IO_SIZE) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 327 | #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \ |
| 328 | + CONFIG_SYS_PCIE1_IO_SIZE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 329 | #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ |
| 330 | + CONFIG_SYS_PCIE1_IO_SIZE) |
| 331 | #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 332 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 333 | #if defined(CONFIG_PCI) |
| 334 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 335 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 336 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 337 | #undef CONFIG_EEPRO100 |
| 338 | #undef CONFIG_TULIP |
| 339 | |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 340 | /************************************************************ |
| 341 | * USB support |
| 342 | ************************************************************/ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 343 | #define CONFIG_PCI_OHCI 1 |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 344 | #define CONFIG_USB_OHCI_NEW 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
| 346 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 347 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 348 | |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 349 | /*PCIE video card used*/ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 350 | #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 351 | |
| 352 | /*PCI video card used*/ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 353 | /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 354 | |
| 355 | /* video */ |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 356 | |
| 357 | #if defined(CONFIG_VIDEO) |
| 358 | #define CONFIG_BIOSEMU |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 359 | #define CONFIG_ATI_RADEON_FB |
| 360 | #define CONFIG_VIDEO_LOGO |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 361 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 362 | #endif |
| 363 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 364 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 365 | |
Jin Zhengxiong | 272b47a | 2006-08-23 19:15:12 +0800 | [diff] [blame] | 366 | #ifdef CONFIG_SCSI_AHCI |
| 367 | #define CONFIG_SATA_ULI5288 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 368 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 |
| 369 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 370 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) |
Jin Zhengxiong | 272b47a | 2006-08-23 19:15:12 +0800 | [diff] [blame] | 371 | #endif |
| 372 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 373 | #endif /* CONFIG_PCI */ |
| 374 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 375 | #if defined(CONFIG_TSEC_ENET) |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 376 | #define CONFIG_TSEC1 1 |
| 377 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 378 | #define CONFIG_TSEC2 1 |
| 379 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 380 | #define CONFIG_TSEC3 1 |
| 381 | #define CONFIG_TSEC3_NAME "eTSEC3" |
| 382 | #define CONFIG_TSEC4 1 |
| 383 | #define CONFIG_TSEC4_NAME "eTSEC4" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 384 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 385 | #define TSEC1_PHY_ADDR 0 |
| 386 | #define TSEC2_PHY_ADDR 1 |
| 387 | #define TSEC3_PHY_ADDR 2 |
| 388 | #define TSEC4_PHY_ADDR 3 |
| 389 | #define TSEC1_PHYIDX 0 |
| 390 | #define TSEC2_PHYIDX 0 |
| 391 | #define TSEC3_PHYIDX 0 |
| 392 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 393 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 394 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 395 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 396 | #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 397 | |
| 398 | #define CONFIG_ETHPRIME "eTSEC1" |
| 399 | |
| 400 | #endif /* CONFIG_TSEC_ENET */ |
| 401 | |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 402 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 403 | #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) |
| 404 | #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) |
| 405 | |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 406 | /* Put physical address into the BAT format */ |
| 407 | #define BAT_PHYS_ADDR(low, high) \ |
| 408 | (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high)) |
| 409 | /* Convert high/low pairs to actual 64-bit value */ |
| 410 | #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32)) |
| 411 | #else |
| 412 | /* 32-bit systems just ignore the "high" bits */ |
| 413 | #define BAT_PHYS_ADDR(low, high) (low) |
| 414 | #define PAIRED_PHYS_TO_PHYS(low, high) (low) |
| 415 | #endif |
| 416 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 417 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 418 | * BAT0 DDR |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 419 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 420 | #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
Timur Tabi | 107e9cd | 2010-03-29 12:51:07 -0500 | [diff] [blame] | 421 | #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 422 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 423 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 424 | * BAT1 LBC (PIXIS/CF) |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 425 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 426 | #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ |
| 427 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 428 | | BATL_PP_RW | BATL_CACHEINHIBIT | \ |
| 429 | BATL_GUARDEDSTORAGE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 430 | #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ |
| 431 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 432 | #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ |
| 433 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 434 | | BATL_PP_RW | BATL_MEMCOHERENCE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 435 | #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 436 | |
| 437 | /* if CONFIG_PCI: |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 438 | * BAT2 PCIE1 and PCIE1 MEM |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 439 | * if CONFIG_RIO |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 440 | * BAT2 Rapidio Memory |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 441 | */ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 442 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 443 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 444 | #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 445 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 446 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 447 | | BATL_GUARDEDSTORAGE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 448 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 449 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 450 | #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 451 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 452 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 453 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
| 454 | #else /* CONFIG_RIO */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 455 | #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 456 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 457 | | BATL_PP_RW | BATL_CACHEINHIBIT | \ |
| 458 | BATL_GUARDEDSTORAGE) |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 459 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 460 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 461 | #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 462 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 463 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 464 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 465 | #endif |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 466 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 467 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 468 | * BAT3 CCSR Space |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 469 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 470 | #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 471 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 472 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 473 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 474 | #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ |
| 475 | | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 476 | #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 477 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 478 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 479 | #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 480 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 481 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) |
| 482 | #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 483 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 484 | | BATL_GUARDEDSTORAGE) |
| 485 | #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 486 | | BATU_BL_1M | BATU_VS | BATU_VP) |
| 487 | #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 488 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 489 | #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU |
| 490 | #endif |
| 491 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 492 | /* |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 493 | * BAT4 PCIE1_IO and PCIE2_IO |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 494 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 495 | #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 496 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 497 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 498 | | BATL_GUARDEDSTORAGE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 499 | #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 500 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 501 | #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 502 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 503 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 504 | #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 505 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 506 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 507 | * BAT5 Init RAM for stack in the CPU DCache (no backing memory) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 508 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 509 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 510 | #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
| 511 | #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L |
| 512 | #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 513 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 514 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 515 | * BAT6 FLASH |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 516 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 517 | #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 518 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 519 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 520 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 2e1aef0 | 2008-11-05 14:55:32 -0600 | [diff] [blame] | 521 | #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ |
| 522 | | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 523 | #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 524 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 525 | | BATL_PP_RW | BATL_MEMCOHERENCE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 526 | #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 527 | |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 528 | /* Map the last 1M of flash where we're running from reset */ |
| 529 | #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 530 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 531 | #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 532 | #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 533 | | BATL_MEMCOHERENCE) |
| 534 | #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY |
| 535 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 536 | /* |
| 537 | * BAT7 FREE - used later for tmp mappings |
| 538 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 539 | #define CONFIG_SYS_DBAT7L 0x00000000 |
| 540 | #define CONFIG_SYS_DBAT7U 0x00000000 |
| 541 | #define CONFIG_SYS_IBAT7L 0x00000000 |
| 542 | #define CONFIG_SYS_IBAT7U 0x00000000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 543 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 544 | /* |
| 545 | * Environment |
| 546 | */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 547 | |
| 548 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 549 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 550 | |
Jon Loeliger | 46b6c79 | 2007-06-11 19:03:44 -0500 | [diff] [blame] | 551 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 552 | * BOOTP options |
| 553 | */ |
| 554 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 555 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 556 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 557 | |
| 558 | /* |
| 559 | * Miscellaneous configurable options |
| 560 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 561 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 562 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 563 | /* |
| 564 | * For booting Linux, the board info and command line data |
| 565 | * have to be in the first 8 MB of memory, since this is |
| 566 | * the maximum mapped by the Linux kernel during initialization. |
| 567 | */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 568 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ |
| 569 | #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 570 | |
Jon Loeliger | 46b6c79 | 2007-06-11 19:03:44 -0500 | [diff] [blame] | 571 | #if defined(CONFIG_CMD_KGDB) |
| 572 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 573 | #endif |
| 574 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 575 | /* |
| 576 | * Environment Configuration |
| 577 | */ |
| 578 | |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 579 | #define CONFIG_HAS_ETH0 1 |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 580 | #define CONFIG_HAS_ETH1 1 |
| 581 | #define CONFIG_HAS_ETH2 1 |
| 582 | #define CONFIG_HAS_ETH3 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 583 | |
Jon Loeliger | 4982cda | 2006-05-09 08:23:49 -0500 | [diff] [blame] | 584 | #define CONFIG_IPADDR 192.168.1.100 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 585 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 586 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 587 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 588 | #define CONFIG_BOOTFILE "uImage" |
Ed Swarthout | 87c8618 | 2007-06-05 12:30:52 -0500 | [diff] [blame] | 589 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 590 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 591 | #define CONFIG_SERVERIP 192.168.1.1 |
Jon Loeliger | 4982cda | 2006-05-09 08:23:49 -0500 | [diff] [blame] | 592 | #define CONFIG_GATEWAYIP 192.168.1.1 |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 593 | #define CONFIG_NETMASK 255.255.255.0 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 594 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 595 | /* default location for tftp and bootm */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 596 | #define CONFIG_LOADADDR 0x10000000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 597 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 598 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 599 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 600 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 601 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 602 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 603 | " +$filesize; " \ |
| 604 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 605 | " +$filesize; " \ |
| 606 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 607 | " $filesize; " \ |
| 608 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 609 | " +$filesize; " \ |
| 610 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 611 | " $filesize\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 612 | "consoledev=ttyS0\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 613 | "ramdiskaddr=0x18000000\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 614 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 615 | "fdtaddr=0x17c00000\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 616 | "fdtfile=mpc8641_hpcn.dtb\0" \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 617 | "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ |
| 618 | "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 619 | "maxcpus=2" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 620 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 621 | #define CONFIG_NFSBOOTCOMMAND \ |
| 622 | "setenv bootargs root=/dev/nfs rw " \ |
| 623 | "nfsroot=$serverip:$rootpath " \ |
| 624 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 625 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 626 | "tftp $loadaddr $bootfile;" \ |
| 627 | "tftp $fdtaddr $fdtfile;" \ |
| 628 | "bootm $loadaddr - $fdtaddr" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 629 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 630 | #define CONFIG_RAMBOOTCOMMAND \ |
| 631 | "setenv bootargs root=/dev/ram rw " \ |
| 632 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 633 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 634 | "tftp $loadaddr $bootfile;" \ |
| 635 | "tftp $fdtaddr $fdtfile;" \ |
| 636 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 637 | |
| 638 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 639 | |
| 640 | #endif /* __CONFIG_H */ |