blob: edbeeefdd4a9eeac6e8cc250fefe83f93e65c74f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Simon Glassfb64e362020-05-10 11:40:09 -060018#include <linux/stringify.h>
19
Jon Loeliger5c8aa972006-04-26 17:58:56 -050020/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060022#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050023
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060030#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050031#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050032
Becky Bruce6c2bec32008-10-31 17:14:14 -050033/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060034 * virtual address to be used for temporary mappings. There
35 * should be 128k free at this VA.
36 */
37#define CONFIG_SYS_SCRATCH_VA 0xe0000000
38
Kumar Gala46b208982011-01-04 17:45:13 -060039#define CONFIG_SYS_SRIO
40#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050041
Robert P. J. Daya8099812016-05-03 19:52:49 -040042#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
43#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050044#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050045#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050046
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050048
Peter Tyser86dee4a2010-10-07 22:32:48 -050049#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce16334362009-02-03 18:10:54 -060050#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051
Wolfgang Denka1be4762008-05-20 16:00:29 +020052#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053
Jon Loeliger465b9d82006-04-27 10:15:16 -050054/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050055 * L2CR setup -- make sure this is right for your board!
56 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050058#define L2_INIT 0
59#define L2_ENABLE (L2CR_L2E)
60
61#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050062#ifndef __ASSEMBLY__
63extern unsigned long get_board_sys_clk(unsigned long dummy);
64#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020065#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066#endif
67
Jon Loeliger5c8aa972006-04-26 17:58:56 -050068/*
Becky Bruce0bd25092008-11-06 17:37:35 -060069 * With the exception of PCI Memory and Rapid IO, most devices will simply
70 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
71 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
72 */
73#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050074#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060075#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050076#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060077#endif
78
79/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080 * Base addresses -- Note these are effective addresses where the
81 * actual resources get mapped (not physical addresses)
82 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060083#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050085
Becky Bruce0bd25092008-11-06 17:37:35 -060086/* Physical addresses */
87#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050088#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
89#define CONFIG_SYS_CCSRBAR_PHYS \
90 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
91 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060092
york93799ca2010-07-02 22:25:52 +000093#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
94
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095/*
96 * DDR Setup
97 */
Kumar Galacad506c2008-08-26 15:01:35 -050098#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
99#define CONFIG_DDR_SPD
100
101#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
102#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600106#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500107#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500108
Kumar Galacad506c2008-08-26 15:01:35 -0500109#define CONFIG_DIMM_SLOTS_PER_CTLR 2
110#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500111
Kumar Galacad506c2008-08-26 15:01:35 -0500112/*
113 * I2C addresses of SPD EEPROMs
114 */
115#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
116#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
117#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
118#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500119
Kumar Galacad506c2008-08-26 15:01:35 -0500120/*
121 * These are used when DDR doesn't use SPD.
122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
124#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
125#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
126#define CONFIG_SYS_DDR_TIMING_3 0x00000000
127#define CONFIG_SYS_DDR_TIMING_0 0x00260802
128#define CONFIG_SYS_DDR_TIMING_1 0x39357322
129#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
130#define CONFIG_SYS_DDR_MODE_1 0x00480432
131#define CONFIG_SYS_DDR_MODE_2 0x00000000
132#define CONFIG_SYS_DDR_INTERVAL 0x06090100
133#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
134#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
135#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
136#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
137#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
138#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500139
Jon Loeliger4eab6232008-01-15 13:42:41 -0600140#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200142#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500145
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600146#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500147#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
148#define CONFIG_SYS_FLASH_BASE_PHYS \
149 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
150 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600151
Becky Bruce1f642fc2009-02-02 16:34:52 -0600152#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500153
Becky Bruce0bd25092008-11-06 17:37:35 -0600154#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
155 | 0x00001001) /* port size 16bit */
156#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500157
Becky Bruce0bd25092008-11-06 17:37:35 -0600158#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
159 | 0x00001001) /* port size 16bit */
160#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500161
Becky Bruce0bd25092008-11-06 17:37:35 -0600162#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
163 | 0x00000801) /* port size 8bit */
164#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500165
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600166/*
167 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
168 * The PIXIS and CF by themselves aren't large enough to take up the 128k
169 * required for the smallest BAT mapping, so there's a 64k hole.
170 */
171#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500172#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500173
Kim Phillips53b34982007-08-21 17:00:17 -0500174#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600175#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500176#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
177#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
178 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600179#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500180#define PIXIS_ID 0x0 /* Board ID at offset 0 */
181#define PIXIS_VER 0x1 /* Board version at offset 1 */
182#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
183#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
184#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
185#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
186#define PIXIS_VCTL 0x10 /* VELA Control Register */
187#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
188#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
189#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500190#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
191#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500192#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
193#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
194#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
195#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500197
Becky Bruce74d126f2008-10-31 17:13:49 -0500198/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600199#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600200#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500201
Becky Bruce2e1aef02008-11-05 14:55:32 -0600202#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#undef CONFIG_SYS_FLASH_CHECKSUM
206#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
207#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200208#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600209#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
214#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500217#endif
218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800220#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500222#endif
223
224#undef CONFIG_CLOCKS_IN_MHZ
225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_INIT_RAM_LOCK 1
227#ifndef CONFIG_SYS_INIT_RAM_LOCK
228#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200232#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500233
Wolfgang Denk0191e472010-10-26 14:34:52 +0200234#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500236
Scott Wood8a9f2e02015-04-15 16:13:48 -0500237#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500239
240/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_NS16550_SERIAL
242#define CONFIG_SYS_NS16550_REG_SIZE 1
243#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500246 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
249#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500250
Jon Loeliger465b9d82006-04-27 10:15:16 -0500251/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500252 * I2C
253 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200254#define CONFIG_SYS_I2C
255#define CONFIG_SYS_I2C_FSL
256#define CONFIG_SYS_FSL_I2C_SPEED 400000
257#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
258#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
259#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500260
Jon Loeliger20836d42006-05-19 13:22:44 -0500261/*
262 * RapidIO MMU
263 */
Kumar Gala46b208982011-01-04 17:45:13 -0600264#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600265#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500266#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
267#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600268#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500269#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
270#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600271#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500272#define CONFIG_SYS_SRIO1_MEM_PHYS \
273 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
274 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600275#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
277/*
278 * General PCI
279 * Addresses are mapped 1-1.
280 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600281
Kumar Galadbbfb002010-12-17 10:47:36 -0600282#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500283#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600284#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500285#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500286#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
287#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600288#else
Kumar Galae78f6652010-07-09 00:02:34 -0500289#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500290#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
291#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600292#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500293#define CONFIG_SYS_PCIE1_MEM_PHYS \
294 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
295 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500296#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
297#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
298#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500299#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
300#define CONFIG_SYS_PCIE1_IO_PHYS \
301 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
302 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500303#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500304
Becky Bruce6a026a62009-02-03 18:10:56 -0600305#ifdef CONFIG_PHYS_64BIT
306/*
Kumar Galae78f6652010-07-09 00:02:34 -0500307 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600308 * This will increase the amount of PCI address space available for
309 * for mapping RAM.
310 */
Kumar Galae78f6652010-07-09 00:02:34 -0500311#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600312#else
Kumar Galae78f6652010-07-09 00:02:34 -0500313#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
314 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600315#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500316#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
317 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500318#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
319 + CONFIG_SYS_PCIE1_MEM_SIZE)
320#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500321#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
322 + CONFIG_SYS_PCIE1_MEM_SIZE)
323#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
324#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
325#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
326 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500327#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
328 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500329#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
330 + CONFIG_SYS_PCIE1_IO_SIZE)
331#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500332
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500333#if defined(CONFIG_PCI)
334
Wolfgang Denka1be4762008-05-20 16:00:29 +0200335#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500336
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500337#undef CONFIG_EEPRO100
338#undef CONFIG_TULIP
339
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200340/************************************************************
341 * USB support
342 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200343#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200344#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
346#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
347#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200348
Jason Jinbb20f352007-07-13 12:14:58 +0800349/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500350#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800351
352/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500353/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800354
355/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800356
357#if defined(CONFIG_VIDEO)
358#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800359#define CONFIG_ATI_RADEON_FB
360#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500361#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800362#endif
363
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500364#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500365
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800366#ifdef CONFIG_SCSI_AHCI
367#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
369#define CONFIG_SYS_SCSI_MAX_LUN 1
370#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800371#endif
372
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500373#endif /* CONFIG_PCI */
374
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500375#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200376#define CONFIG_TSEC1 1
377#define CONFIG_TSEC1_NAME "eTSEC1"
378#define CONFIG_TSEC2 1
379#define CONFIG_TSEC2_NAME "eTSEC2"
380#define CONFIG_TSEC3 1
381#define CONFIG_TSEC3_NAME "eTSEC3"
382#define CONFIG_TSEC4 1
383#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500384
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500385#define TSEC1_PHY_ADDR 0
386#define TSEC2_PHY_ADDR 1
387#define TSEC3_PHY_ADDR 2
388#define TSEC4_PHY_ADDR 3
389#define TSEC1_PHYIDX 0
390#define TSEC2_PHYIDX 0
391#define TSEC3_PHYIDX 0
392#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500393#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
394#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
395#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
396#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500397
398#define CONFIG_ETHPRIME "eTSEC1"
399
400#endif /* CONFIG_TSEC_ENET */
401
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500402#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600403#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
404#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
405
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500406/* Put physical address into the BAT format */
407#define BAT_PHYS_ADDR(low, high) \
408 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
409/* Convert high/low pairs to actual 64-bit value */
410#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
411#else
412/* 32-bit systems just ignore the "high" bits */
413#define BAT_PHYS_ADDR(low, high) (low)
414#define PAIRED_PHYS_TO_PHYS(low, high) (low)
415#endif
416
Jon Loeliger20836d42006-05-19 13:22:44 -0500417/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600418 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500419 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500421#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500422
Jon Loeliger20836d42006-05-19 13:22:44 -0500423/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600424 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500425 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500426#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
427 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600428 | BATL_PP_RW | BATL_CACHEINHIBIT | \
429 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600430#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
431 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500432#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
433 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600434 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600435#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500436
437/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500438 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500439 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600440 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500441 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500442#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000443#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500444#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
445 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600446 | BATL_PP_RW | BATL_CACHEINHIBIT \
447 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500448#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500449 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500450#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
451 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600452 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500453#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
454#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500455#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
456 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600457 | BATL_PP_RW | BATL_CACHEINHIBIT | \
458 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600459#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600460 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500461#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
462 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600463 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200464#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500465#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500466
Jon Loeliger20836d42006-05-19 13:22:44 -0500467/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600468 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500469 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500470#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
471 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600472 | BATL_PP_RW | BATL_CACHEINHIBIT \
473 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600474#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
475 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500476#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
477 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600478 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500480
Becky Bruce0bd25092008-11-06 17:37:35 -0600481#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
482#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
483 | BATL_PP_RW | BATL_CACHEINHIBIT \
484 | BATL_GUARDEDSTORAGE)
485#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
486 | BATU_BL_1M | BATU_VS | BATU_VP)
487#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
488 | BATL_PP_RW | BATL_CACHEINHIBIT)
489#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
490#endif
491
Jon Loeliger20836d42006-05-19 13:22:44 -0500492/*
Kumar Galae78f6652010-07-09 00:02:34 -0500493 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500494 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500495#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
496 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600497 | BATL_PP_RW | BATL_CACHEINHIBIT \
498 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500499#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600500 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500501#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
502 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600503 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500505
Jon Loeliger20836d42006-05-19 13:22:44 -0500506/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600507 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500508 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200509#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
510#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
511#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
512#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500513
Jon Loeliger20836d42006-05-19 13:22:44 -0500514/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600515 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500516 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500517#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
518 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600519 | BATL_PP_RW | BATL_CACHEINHIBIT \
520 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600521#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
522 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500523#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
524 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600525 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500527
Becky Bruce2a978672008-11-05 14:55:35 -0600528/* Map the last 1M of flash where we're running from reset */
529#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
530 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200531#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600532#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
533 | BATL_MEMCOHERENCE)
534#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
535
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600536/*
537 * BAT7 FREE - used later for tmp mappings
538 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539#define CONFIG_SYS_DBAT7L 0x00000000
540#define CONFIG_SYS_DBAT7U 0x00000000
541#define CONFIG_SYS_IBAT7L 0x00000000
542#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500543
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500544/*
545 * Environment
546 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500547
548#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500550
Jon Loeliger46b6c792007-06-11 19:03:44 -0500551/*
Jon Loeligered26c742007-07-10 09:10:49 -0500552 * BOOTP options
553 */
554#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500555
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500556#undef CONFIG_WATCHDOG /* watchdog disabled */
557
558/*
559 * Miscellaneous configurable options
560 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200561#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500562
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500563/*
564 * For booting Linux, the board info and command line data
565 * have to be in the first 8 MB of memory, since this is
566 * the maximum mapped by the Linux kernel during initialization.
567 */
Scott Wood0c431f72016-07-19 17:51:55 -0500568#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
569#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500570
Jon Loeliger46b6c792007-06-11 19:03:44 -0500571#if defined(CONFIG_CMD_KGDB)
572 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573#endif
574
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575/*
576 * Environment Configuration
577 */
578
Andy Fleming458c3892007-08-16 16:35:02 -0500579#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500580#define CONFIG_HAS_ETH1 1
581#define CONFIG_HAS_ETH2 1
582#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500583
Jon Loeliger4982cda2006-05-09 08:23:49 -0500584#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500585
Mario Six790d8442018-03-28 14:38:20 +0200586#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000587#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000588#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500589#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500590
Jon Loeliger465b9d82006-04-27 10:15:16 -0500591#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500592#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500593#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500594
Jon Loeliger465b9d82006-04-27 10:15:16 -0500595/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500596#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500597
Wolfgang Denka1be4762008-05-20 16:00:29 +0200598#define CONFIG_EXTRA_ENV_SETTINGS \
599 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200600 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200601 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200602 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " +$filesize; " \
604 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
605 " +$filesize; " \
606 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
607 " $filesize; " \
608 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
609 " +$filesize; " \
610 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
611 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200612 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500613 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200614 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500615 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200616 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600617 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
618 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200619 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500620
Wolfgang Denka1be4762008-05-20 16:00:29 +0200621#define CONFIG_NFSBOOTCOMMAND \
622 "setenv bootargs root=/dev/nfs rw " \
623 "nfsroot=$serverip:$rootpath " \
624 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
625 "console=$consoledev,$baudrate $othbootargs;" \
626 "tftp $loadaddr $bootfile;" \
627 "tftp $fdtaddr $fdtfile;" \
628 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500629
Wolfgang Denka1be4762008-05-20 16:00:29 +0200630#define CONFIG_RAMBOOTCOMMAND \
631 "setenv bootargs root=/dev/ram rw " \
632 "console=$consoledev,$baudrate $othbootargs;" \
633 "tftp $ramdiskaddr $ramdiskfile;" \
634 "tftp $loadaddr $bootfile;" \
635 "tftp $fdtaddr $fdtfile;" \
636 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500637
638#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
639
640#endif /* __CONFIG_H */