Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * ENETC ethernet controller driver |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 4 | * Copyright 2017-2021 NXP |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 5 | * Copyright 2023-2025 NXP |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 6 | */ |
| 7 | |
Marek Vasut | 8ad7d0d | 2025-01-27 02:02:08 +0100 | [diff] [blame] | 8 | #include <clk.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 9 | #include <dm.h> |
| 10 | #include <errno.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 11 | #include <fdt_support.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 12 | #include <malloc.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 13 | #include <memalign.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 14 | #include <net.h> |
| 15 | #include <asm/cache.h> |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 16 | #include <asm/io.h> |
| 17 | #include <pci.h> |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 18 | #include <miiphy.h> |
Simon Glass | c06c1be | 2020-05-10 11:40:08 -0600 | [diff] [blame] | 19 | #include <linux/bug.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 20 | #include <linux/delay.h> |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 21 | #include <linux/build_bug.h> |
| 22 | |
| 23 | #ifdef CONFIG_ARCH_IMX9 |
| 24 | #include <asm/mach-imx/sys_proto.h> |
| 25 | #include <cpu_func.h> |
| 26 | #endif |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 27 | |
| 28 | #include "fsl_enetc.h" |
| 29 | |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 30 | #define ENETC_DRIVER_NAME "enetc_eth" |
| 31 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 32 | /* |
| 33 | * Calculate number of buffer descriptors per cacheline, and compile-time |
| 34 | * validate that: |
| 35 | * - the RX and TX descriptors are the same size |
| 36 | * - the descriptors fit exactly into cachelines without overlap |
| 37 | * - all descriptors fit exactly into cachelines |
| 38 | */ |
| 39 | #define ENETC_NUM_BD_IN_CL \ |
| 40 | ((ARCH_DMA_MINALIGN / sizeof(struct enetc_tx_bd)) + \ |
| 41 | BUILD_BUG_ON_ZERO(sizeof(struct enetc_tx_bd) != \ |
| 42 | sizeof(union enetc_rx_bd)) + \ |
| 43 | BUILD_BUG_ON_ZERO(ARCH_DMA_MINALIGN % sizeof(struct enetc_tx_bd)) + \ |
| 44 | BUILD_BUG_ON_ZERO(ARCH_DMA_MINALIGN % sizeof(union enetc_rx_bd)) + \ |
| 45 | BUILD_BUG_ON_ZERO(ENETC_BD_CNT % \ |
| 46 | (ARCH_DMA_MINALIGN / sizeof(struct enetc_tx_bd)))) |
| 47 | |
Siarhei Yasinski | 25b798e | 2022-08-31 10:57:37 +0000 | [diff] [blame] | 48 | static int enetc_remove(struct udevice *dev); |
| 49 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 50 | static int enetc_is_imx95(struct udevice *dev) |
| 51 | { |
| 52 | struct pci_child_plat *pplat = dev_get_parent_plat(dev); |
| 53 | |
| 54 | /* Test whether this is i.MX95 ENETCv4. This may be optimized out. */ |
| 55 | return IS_ENABLED(CONFIG_ARCH_IMX9) && |
| 56 | pplat->vendor == PCI_VENDOR_ID_PHILIPS; |
| 57 | } |
| 58 | |
Marek Vasut | c05f8dc | 2025-01-16 05:03:18 +0100 | [diff] [blame] | 59 | static int enetc_is_ls1028a(struct udevice *dev) |
| 60 | { |
| 61 | struct pci_child_plat *pplat = dev_get_parent_plat(dev); |
| 62 | |
| 63 | /* Test whether this is LS1028A ENETC. This may be optimized out. */ |
| 64 | return IS_ENABLED(CONFIG_ARCH_LS1028A) && |
| 65 | pplat->vendor == PCI_VENDOR_ID_FREESCALE; |
| 66 | } |
| 67 | |
Marek Vasut | dbfb4bc | 2025-01-16 05:03:23 +0100 | [diff] [blame] | 68 | static int enetc_dev_id(struct udevice *dev) |
| 69 | { |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 70 | if (enetc_is_imx95(dev)) |
| 71 | return PCI_DEV(pci_get_devfn(dev)) >> 3; |
Marek Vasut | dbfb4bc | 2025-01-16 05:03:23 +0100 | [diff] [blame] | 72 | if (enetc_is_ls1028a(dev)) |
| 73 | return PCI_FUNC(pci_get_devfn(dev)); |
| 74 | |
| 75 | return 0; |
| 76 | } |
| 77 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 78 | static void enetc_inval_rxbd(struct udevice *dev) |
| 79 | { |
| 80 | struct enetc_priv *priv = dev_get_priv(dev); |
| 81 | union enetc_rx_bd *desc = &priv->enetc_rxbd[priv->rx_bdr.next_prod_idx]; |
| 82 | unsigned long start = rounddown((unsigned long)desc, ARCH_DMA_MINALIGN); |
| 83 | unsigned long end = roundup((unsigned long)desc + sizeof(*desc), |
| 84 | ARCH_DMA_MINALIGN); |
| 85 | |
| 86 | if (enetc_is_imx95(dev)) |
| 87 | invalidate_dcache_range(start, end); |
| 88 | } |
| 89 | |
| 90 | static void enetc_flush_bd(struct udevice *dev, int pi, bool tx) |
| 91 | { |
| 92 | struct enetc_priv *priv = dev_get_priv(dev); |
| 93 | union enetc_rx_bd *rxdesc = &priv->enetc_rxbd[pi]; |
| 94 | struct enetc_tx_bd *txdesc = &priv->enetc_txbd[pi]; |
| 95 | unsigned long desc = tx ? (unsigned long)txdesc : (unsigned long)rxdesc; |
| 96 | unsigned long size = tx ? sizeof(*txdesc) : sizeof(*rxdesc); |
| 97 | unsigned long start = rounddown(desc, ARCH_DMA_MINALIGN); |
| 98 | unsigned long end = roundup(desc + size, ARCH_DMA_MINALIGN); |
| 99 | |
| 100 | if (enetc_is_imx95(dev)) |
| 101 | flush_dcache_range(start, end); |
| 102 | } |
| 103 | |
| 104 | static void enetc_inval_buffer(struct udevice *dev, void *buf, size_t size) |
| 105 | { |
| 106 | unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN); |
| 107 | unsigned long end = roundup((unsigned long)buf + size, |
| 108 | ARCH_DMA_MINALIGN); |
| 109 | |
| 110 | if (enetc_is_imx95(dev)) |
| 111 | invalidate_dcache_range(start, end); |
| 112 | } |
| 113 | |
| 114 | static void enetc_flush_buffer(struct udevice *dev, void *buf, size_t size) |
| 115 | { |
| 116 | unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN); |
| 117 | unsigned long end = roundup((unsigned long)buf + size, |
| 118 | ARCH_DMA_MINALIGN); |
| 119 | |
| 120 | if (enetc_is_imx95(dev)) |
| 121 | flush_dcache_range(start, end); |
| 122 | } |
| 123 | |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 124 | /* register accessors */ |
| 125 | static u32 enetc_read_reg(void __iomem *addr) |
| 126 | { |
| 127 | return readl(addr); |
| 128 | } |
| 129 | |
| 130 | static void enetc_write_reg(void __iomem *addr, u32 val) |
| 131 | { |
| 132 | writel(val, addr); |
| 133 | } |
| 134 | |
| 135 | static void enetc_write(struct enetc_priv *priv, u32 off, u32 val) |
| 136 | { |
| 137 | enetc_write_reg(priv->regs_base + off, val); |
| 138 | } |
| 139 | |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 140 | /* base port register accessors */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 141 | static void enetc_write_pmr(struct udevice *dev, u32 val) |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 142 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 143 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 144 | struct enetc_priv *priv = dev_get_priv(dev); |
| 145 | const u32 off = ENETC_PMR + data->reg_offset_pmr; |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 146 | |
| 147 | enetc_write_reg(priv->port_regs + off, val); |
| 148 | } |
| 149 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 150 | static void enetc_write_psipmar(struct udevice *dev, int n, u32 val) |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 151 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 152 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 153 | struct enetc_priv *priv = dev_get_priv(dev); |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 154 | const u32 off = (n ? ENETC_PSIPMAR1 : ENETC_PSIPMAR0) + |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 155 | data->reg_offset_psipmar; |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 156 | |
| 157 | enetc_write_reg(priv->port_regs + off, val); |
| 158 | } |
| 159 | |
| 160 | /* port station register accessors */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 161 | static void enetc_write_psicfgr(struct udevice *dev, int port, u32 val) |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 162 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 163 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 164 | struct enetc_priv *priv = dev_get_priv(dev); |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 165 | const u32 off = ENETC_PSICFGR(port, ENETC_PSICFGR_SHIFT_LS) + |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 166 | data->reg_offset_psicfgr; |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 167 | |
| 168 | enetc_write_reg(priv->port_regs + off, val); |
| 169 | } |
| 170 | |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 171 | /* port register accessors */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 172 | static u32 enetc_read_pcapr_mdio(struct udevice *dev) |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 173 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 174 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 175 | struct enetc_priv *priv = dev_get_priv(dev); |
| 176 | const u32 off = ENETC_PCAPR0 + data->reg_offset_pcapr; |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 177 | const u32 reg = enetc_read_reg(priv->port_regs + off); |
| 178 | |
| 179 | if (enetc_is_imx95(dev)) |
| 180 | return reg & ENETC_PCS_PROT; |
| 181 | else if (enetc_is_ls1028a(dev)) |
| 182 | return reg & ENETC_PCAPRO_MDIO; |
| 183 | |
| 184 | return 0; |
| 185 | } |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 186 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 187 | static void enetc_write_port(struct enetc_priv *priv, u32 off, u32 val) |
| 188 | { |
| 189 | enetc_write_reg(priv->port_regs + off, val); |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | /* MAC port register accessors */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 193 | static u32 enetc_read_mac_port(struct udevice *dev, u32 off) |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 194 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 195 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 196 | struct enetc_priv *priv = dev_get_priv(dev); |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 197 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 198 | return enetc_read_reg(priv->port_regs + data->reg_offset_mac + off); |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 199 | } |
| 200 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 201 | static void enetc_write_mac_port(struct udevice *dev, u32 off, u32 val) |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 202 | { |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 203 | struct enetc_data *data = (struct enetc_data *)dev_get_driver_data(dev); |
| 204 | struct enetc_priv *priv = dev_get_priv(dev); |
Marek Vasut | a1fa5cb | 2025-01-16 05:03:25 +0100 | [diff] [blame] | 205 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 206 | enetc_write_reg(priv->port_regs + data->reg_offset_mac + off, val); |
Marek Vasut | cd68414 | 2025-01-16 05:03:24 +0100 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | /* BDR register accessor, see also ENETC_BDR() */ |
| 210 | static void enetc_bdr_write(struct enetc_priv *priv, int type, int n, |
| 211 | u32 off, u32 val) |
| 212 | { |
| 213 | enetc_write(priv, ENETC_BDR(type, n, off), val); |
| 214 | } |
| 215 | |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 216 | /* |
| 217 | * sets the MAC address in IERB registers, this setting is persistent and |
| 218 | * carried over to Linux. |
| 219 | */ |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 220 | #define IERB_BASE 0x1f0800000ULL |
| 221 | #define IERB_PFMAC(pf, vf, n) (IERB_BASE + 0x8000 + (pf) * 0x100 + (vf) * 8 \ |
| 222 | + (n) * 4) |
| 223 | |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 224 | static void enetc_set_ierb_primary_mac(struct udevice *dev, void *blob) |
Marek Vasut | c9997c7 | 2025-01-16 05:03:19 +0100 | [diff] [blame] | 225 | { |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 226 | static int ierb_fn_to_pf[] = { 0, 1, 2, -1, -1, -1, 3 }; |
| 227 | struct pci_child_plat *ppdata = dev_get_parent_plat(dev); |
| 228 | struct eth_pdata *pdata = dev_get_plat(dev); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 229 | struct enetc_priv *priv = dev_get_priv(dev); |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 230 | const u8 *enetaddr = pdata->enetaddr; |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 231 | u16 lower = *(const u16 *)(enetaddr + 4); |
| 232 | u32 upper = *(const u32 *)enetaddr; |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 233 | int devfn, offset; |
| 234 | char path[256]; |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 235 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 236 | if (enetc_is_imx95(dev)) { |
| 237 | /* |
| 238 | * Configure the ENETC primary MAC addresses - Set register |
| 239 | * PMAR0/1 for SI 0 and PSIaPMAR0/1 for SI 1, 2 .. a |
| 240 | * (optionally pre-configured in IERB). |
| 241 | */ |
| 242 | devfn = enetc_dev_id(dev); |
| 243 | if (devfn > 2) |
| 244 | return; |
| 245 | |
| 246 | enetc_write(priv, IMX95_ENETC_SIPMAR0, upper); |
| 247 | enetc_write(priv, IMX95_ENETC_SIPMAR1, lower); |
| 248 | |
| 249 | snprintf(path, 256, "/soc/pcie@%x/ethernet@%x,%x", |
| 250 | PCI_BUS(dm_pci_get_bdf(dev)), PCI_DEV(ppdata->devfn), |
| 251 | PCI_FUNC(ppdata->devfn)); |
| 252 | } else if (enetc_is_ls1028a(dev)) { |
Marek Vasut | c9997c7 | 2025-01-16 05:03:19 +0100 | [diff] [blame] | 253 | /* |
| 254 | * LS1028A is the only part with IERB at this time and |
| 255 | * there are plans to change its structure, keep this |
| 256 | * LS1028A specific for now. |
| 257 | */ |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 258 | devfn = PCI_FUNC(ppdata->devfn); |
| 259 | |
Marek Vasut | c9997c7 | 2025-01-16 05:03:19 +0100 | [diff] [blame] | 260 | if (ierb_fn_to_pf[devfn] < 0) |
| 261 | return; |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 262 | |
Marek Vasut | c9997c7 | 2025-01-16 05:03:19 +0100 | [diff] [blame] | 263 | out_le32(IERB_PFMAC(ierb_fn_to_pf[devfn], 0, 0), upper); |
| 264 | out_le32(IERB_PFMAC(ierb_fn_to_pf[devfn], 0, 1), (u32)lower); |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 265 | |
| 266 | snprintf(path, 256, "/soc/pcie@1f0000000/ethernet@%x,%x", |
| 267 | PCI_DEV(ppdata->devfn), PCI_FUNC(ppdata->devfn)); |
| 268 | } else { |
| 269 | return; |
Marek Vasut | c9997c7 | 2025-01-16 05:03:19 +0100 | [diff] [blame] | 270 | } |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 271 | |
| 272 | offset = fdt_path_offset(blob, path); |
| 273 | if (offset >= 0) |
| 274 | fdt_setprop(blob, offset, "mac-address", pdata->enetaddr, 6); |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | /* sets up primary MAC addresses in DT/IERB */ |
| 278 | void fdt_fixup_enetc_mac(void *blob) |
| 279 | { |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 280 | struct udevice *dev; |
| 281 | struct uclass *uc; |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 282 | |
| 283 | uclass_get(UCLASS_ETH, &uc); |
| 284 | uclass_foreach_dev(dev, uc) { |
| 285 | if (!dev->driver || !dev->driver->name || |
| 286 | strcmp(dev->driver->name, ENETC_DRIVER_NAME)) |
| 287 | continue; |
| 288 | |
Marek Vasut | d9b36f6 | 2025-01-16 05:03:20 +0100 | [diff] [blame] | 289 | enetc_set_ierb_primary_mac(dev, blob); |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 290 | } |
| 291 | } |
| 292 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 293 | /* |
| 294 | * Bind the device: |
| 295 | * - set a more explicit name on the interface |
| 296 | */ |
| 297 | static int enetc_bind(struct udevice *dev) |
| 298 | { |
| 299 | char name[16]; |
| 300 | static int eth_num_devices; |
| 301 | |
| 302 | /* |
| 303 | * prefer using PCI function numbers to number interfaces, but these |
| 304 | * are only available if dts nodes are present. For PCI they are |
| 305 | * optional, handle that case too. Just in case some nodes are present |
| 306 | * and some are not, use different naming scheme - enetc-N based on |
| 307 | * PCI function # and enetc#N based on interface count |
| 308 | */ |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 309 | if (ofnode_valid(dev_ofnode(dev))) |
Marek Vasut | dbfb4bc | 2025-01-16 05:03:23 +0100 | [diff] [blame] | 310 | sprintf(name, "enetc-%u", enetc_dev_id(dev)); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 311 | else |
| 312 | sprintf(name, "enetc#%u", eth_num_devices++); |
| 313 | device_set_name(dev, name); |
| 314 | |
| 315 | return 0; |
| 316 | } |
| 317 | |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 318 | /* MDIO wrappers, we're using these to drive internal MDIO to get to serdes */ |
| 319 | static int enetc_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) |
| 320 | { |
| 321 | struct enetc_mdio_priv priv; |
| 322 | |
| 323 | priv.regs_base = bus->priv; |
| 324 | return enetc_mdio_read_priv(&priv, addr, devad, reg); |
| 325 | } |
| 326 | |
| 327 | static int enetc_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, |
| 328 | u16 val) |
| 329 | { |
| 330 | struct enetc_mdio_priv priv; |
| 331 | |
| 332 | priv.regs_base = bus->priv; |
| 333 | return enetc_mdio_write_priv(&priv, addr, devad, reg, val); |
| 334 | } |
| 335 | |
| 336 | /* only interfaces that can pin out through serdes have internal MDIO */ |
| 337 | static bool enetc_has_imdio(struct udevice *dev) |
| 338 | { |
| 339 | struct enetc_priv *priv = dev_get_priv(dev); |
| 340 | |
| 341 | return !!(priv->imdio.priv); |
| 342 | } |
| 343 | |
| 344 | /* set up serdes for SGMII */ |
| 345 | static int enetc_init_sgmii(struct udevice *dev) |
| 346 | { |
| 347 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 348 | bool is2500 = false; |
| 349 | u16 reg; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 350 | |
| 351 | if (!enetc_has_imdio(dev)) |
| 352 | return 0; |
| 353 | |
Simon Glass | fada3f9 | 2022-09-17 09:00:09 -0600 | [diff] [blame] | 354 | if (priv->uclass_id == PHY_INTERFACE_MODE_2500BASEX) |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 355 | is2500 = true; |
| 356 | |
| 357 | /* |
| 358 | * Set to SGMII mode, for 1Gbps enable AN, for 2.5Gbps set fixed speed. |
| 359 | * Although fixed speed is 1Gbps, we could be running at 2.5Gbps based |
| 360 | * on PLL configuration. Setting 1G for 2.5G here is counter intuitive |
| 361 | * but intentional. |
| 362 | */ |
| 363 | reg = ENETC_PCS_IF_MODE_SGMII; |
| 364 | reg |= is2500 ? ENETC_PCS_IF_MODE_SPEED_1G : ENETC_PCS_IF_MODE_SGMII_AN; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 365 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 366 | ENETC_PCS_IF_MODE, reg); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 367 | |
| 368 | /* Dev ability - SGMII */ |
| 369 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 370 | ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SGMII); |
| 371 | |
| 372 | /* Adjust link timer for SGMII */ |
| 373 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 374 | ENETC_PCS_LINK_TIMER1, ENETC_PCS_LINK_TIMER1_VAL); |
| 375 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
| 376 | ENETC_PCS_LINK_TIMER2, ENETC_PCS_LINK_TIMER2_VAL); |
| 377 | |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 378 | reg = ENETC_PCS_CR_DEF_VAL; |
| 379 | reg |= is2500 ? ENETC_PCS_CR_RST : ENETC_PCS_CR_RESET_AN; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 380 | /* restart PCS AN */ |
| 381 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, MDIO_DEVAD_NONE, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 382 | ENETC_PCS_CR, reg); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 383 | |
| 384 | return 0; |
| 385 | } |
| 386 | |
| 387 | /* set up MAC for RGMII */ |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 388 | static void enetc_init_rgmii(struct udevice *dev, struct phy_device *phydev) |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 389 | { |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 390 | u32 old_val, val, dpx = 0; |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 391 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 392 | old_val = val = enetc_read_mac_port(dev, ENETC_PM_IF_MODE); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 393 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 394 | /* disable unreliable RGMII in-band signaling and force the MAC into |
| 395 | * the speed negotiated by the PHY. |
| 396 | */ |
| 397 | val &= ~ENETC_PM_IF_MODE_AN_ENA; |
| 398 | |
| 399 | if (phydev->speed == SPEED_1000) { |
| 400 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 401 | val |= ENETC_PM_IFM_SSP_1000; |
| 402 | } else if (phydev->speed == SPEED_100) { |
| 403 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 404 | val |= ENETC_PM_IFM_SSP_100; |
| 405 | } else if (phydev->speed == SPEED_10) { |
| 406 | val &= ~ENETC_PM_IFM_SSP_MASK; |
| 407 | val |= ENETC_PM_IFM_SSP_10; |
| 408 | } |
| 409 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 410 | if (enetc_is_imx95(dev)) |
| 411 | dpx = ENETC_PM_IFM_FULL_DPX_IMX; |
| 412 | else if (enetc_is_ls1028a(dev)) |
| 413 | dpx = ENETC_PM_IFM_FULL_DPX_LS; |
| 414 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 415 | if (phydev->duplex == DUPLEX_FULL) |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 416 | val |= dpx; |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 417 | else |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 418 | val &= ~dpx; |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 419 | |
| 420 | if (val == old_val) |
| 421 | return; |
| 422 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 423 | enetc_write_mac_port(dev, ENETC_PM_IF_MODE, val); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 424 | } |
| 425 | |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 426 | /* set up MAC configuration for the given interface type */ |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 427 | static void enetc_setup_mac_iface(struct udevice *dev, |
| 428 | struct phy_device *phydev) |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 429 | { |
| 430 | struct enetc_priv *priv = dev_get_priv(dev); |
| 431 | u32 if_mode; |
| 432 | |
Simon Glass | fada3f9 | 2022-09-17 09:00:09 -0600 | [diff] [blame] | 433 | switch (priv->uclass_id) { |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 434 | case PHY_INTERFACE_MODE_RGMII: |
| 435 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 436 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 437 | case PHY_INTERFACE_MODE_RGMII_TXID: |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 438 | enetc_init_rgmii(dev, phydev); |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 439 | break; |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 440 | case PHY_INTERFACE_MODE_USXGMII: |
Vladimir Oltean | 6a6e402 | 2021-09-18 15:32:34 +0300 | [diff] [blame] | 441 | case PHY_INTERFACE_MODE_10GBASER: |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 442 | /* set ifmode to (US)XGMII */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 443 | if_mode = enetc_read_mac_port(dev, ENETC_PM_IF_MODE); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 444 | if (enetc_is_imx95(dev)) |
| 445 | if_mode &= ~ENETC_PM_IF_IFMODE_MASK_IMX; |
| 446 | else if (enetc_is_ls1028a(dev)) |
| 447 | if_mode &= ~ENETC_PM_IF_IFMODE_MASK_LS; |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 448 | enetc_write_mac_port(dev, ENETC_PM_IF_MODE, if_mode); |
Alex Marginean | afad2d0 | 2020-01-10 23:32:20 +0200 | [diff] [blame] | 449 | break; |
| 450 | }; |
| 451 | } |
| 452 | |
| 453 | /* set up serdes for SXGMII */ |
| 454 | static int enetc_init_sxgmii(struct udevice *dev) |
| 455 | { |
| 456 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 457 | |
| 458 | if (!enetc_has_imdio(dev)) |
| 459 | return 0; |
| 460 | |
| 461 | /* Dev ability - SXGMII */ |
| 462 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL, |
| 463 | ENETC_PCS_DEV_ABILITY, ENETC_PCS_DEV_ABILITY_SXGMII); |
| 464 | |
| 465 | /* Restart PCS AN */ |
| 466 | enetc_mdio_write(&priv->imdio, ENETC_PCS_PHY_ADDR, ENETC_PCS_DEVAD_REPL, |
| 467 | ENETC_PCS_CR, |
Alex Marginean | 41a7ac5 | 2019-07-15 11:48:47 +0300 | [diff] [blame] | 468 | ENETC_PCS_CR_RST | ENETC_PCS_CR_RESET_AN); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 469 | |
| 470 | return 0; |
| 471 | } |
| 472 | |
| 473 | /* Apply protocol specific configuration to MAC, serdes as needed */ |
| 474 | static void enetc_start_pcs(struct udevice *dev) |
| 475 | { |
| 476 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 477 | |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 478 | /* register internal MDIO for debug purposes */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 479 | if (enetc_read_pcapr_mdio(dev)) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 480 | priv->imdio.read = enetc_mdio_read; |
| 481 | priv->imdio.write = enetc_mdio_write; |
| 482 | priv->imdio.priv = priv->port_regs + ENETC_PM_IMDIO_BASE; |
Vladimir Oltean | dcd21cc | 2021-09-27 14:21:48 +0300 | [diff] [blame] | 483 | strlcpy(priv->imdio.name, dev->name, MDIO_NAME_LEN); |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 484 | if (!miiphy_get_dev_by_name(priv->imdio.name)) |
| 485 | mdio_register(&priv->imdio); |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 486 | } |
| 487 | |
Simon Glass | a7ece58 | 2020-12-19 10:40:14 -0700 | [diff] [blame] | 488 | if (!ofnode_valid(dev_ofnode(dev))) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 489 | enetc_dbg(dev, "no enetc ofnode found, skipping PCS set-up\n"); |
| 490 | return; |
| 491 | } |
| 492 | |
Simon Glass | fada3f9 | 2022-09-17 09:00:09 -0600 | [diff] [blame] | 493 | priv->uclass_id = dev_read_phy_mode(dev); |
| 494 | if (priv->uclass_id == PHY_INTERFACE_MODE_NA) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 495 | enetc_dbg(dev, |
| 496 | "phy-mode property not found, defaulting to SGMII\n"); |
Simon Glass | fada3f9 | 2022-09-17 09:00:09 -0600 | [diff] [blame] | 497 | priv->uclass_id = PHY_INTERFACE_MODE_SGMII; |
Marek Behún | bc19477 | 2022-04-07 00:33:01 +0200 | [diff] [blame] | 498 | } |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 499 | |
Simon Glass | fada3f9 | 2022-09-17 09:00:09 -0600 | [diff] [blame] | 500 | switch (priv->uclass_id) { |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 501 | case PHY_INTERFACE_MODE_SGMII: |
Vladimir Oltean | 6caef97 | 2021-09-18 15:32:35 +0300 | [diff] [blame] | 502 | case PHY_INTERFACE_MODE_2500BASEX: |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 503 | enetc_init_sgmii(dev); |
| 504 | break; |
Alex Marginean | ed0460c | 2019-11-14 18:28:38 +0200 | [diff] [blame] | 505 | case PHY_INTERFACE_MODE_USXGMII: |
Vladimir Oltean | 6a6e402 | 2021-09-18 15:32:34 +0300 | [diff] [blame] | 506 | case PHY_INTERFACE_MODE_10GBASER: |
Alex Marginean | 38882ae | 2019-07-03 12:11:42 +0300 | [diff] [blame] | 507 | enetc_init_sxgmii(dev); |
| 508 | break; |
| 509 | }; |
| 510 | } |
| 511 | |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 512 | /* Configure the actual/external ethernet PHY, if one is found */ |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 513 | static int enetc_config_phy(struct udevice *dev) |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 514 | { |
| 515 | struct enetc_priv *priv = dev_get_priv(dev); |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 516 | int supported; |
| 517 | |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 518 | priv->phy = dm_eth_phy_connect(dev); |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 519 | if (!priv->phy) |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 520 | return -ENODEV; |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 521 | |
Alex Marginean | b93375c | 2019-11-14 18:58:45 +0200 | [diff] [blame] | 522 | supported = PHY_GBIT_FEATURES | SUPPORTED_2500baseX_Full; |
| 523 | priv->phy->supported &= supported; |
| 524 | priv->phy->advertising &= supported; |
Alex Marginean | 602e00f | 2019-11-25 17:15:13 +0200 | [diff] [blame] | 525 | |
Vladimir Oltean | 10c6fe4 | 2021-06-29 20:53:15 +0300 | [diff] [blame] | 526 | return phy_config(priv->phy); |
Alex Marginean | 0215539 | 2019-07-03 12:11:41 +0300 | [diff] [blame] | 527 | } |
| 528 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 529 | /* |
| 530 | * Probe ENETC driver: |
| 531 | * - initialize port and station interface BARs |
| 532 | */ |
| 533 | static int enetc_probe(struct udevice *dev) |
| 534 | { |
| 535 | struct enetc_priv *priv = dev_get_priv(dev); |
Siarhei Yasinski | 25b798e | 2022-08-31 10:57:37 +0000 | [diff] [blame] | 536 | int res; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 537 | |
Simon Glass | 2e4938b | 2022-09-06 20:27:17 -0600 | [diff] [blame] | 538 | if (ofnode_valid(dev_ofnode(dev)) && !ofnode_is_enabled(dev_ofnode(dev))) { |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 539 | enetc_dbg(dev, "interface disabled\n"); |
| 540 | return -ENODEV; |
| 541 | } |
| 542 | |
| 543 | priv->enetc_txbd = memalign(ENETC_BD_ALIGN, |
| 544 | sizeof(struct enetc_tx_bd) * ENETC_BD_CNT); |
| 545 | priv->enetc_rxbd = memalign(ENETC_BD_ALIGN, |
| 546 | sizeof(union enetc_rx_bd) * ENETC_BD_CNT); |
| 547 | |
| 548 | if (!priv->enetc_txbd || !priv->enetc_rxbd) { |
| 549 | /* free should be able to handle NULL, just free all pointers */ |
| 550 | free(priv->enetc_txbd); |
| 551 | free(priv->enetc_rxbd); |
| 552 | |
| 553 | return -ENOMEM; |
| 554 | } |
| 555 | |
| 556 | /* initialize register */ |
Andrew Scull | 6520c82 | 2022-04-21 16:11:13 +0000 | [diff] [blame] | 557 | priv->regs_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_0, 0, 0, PCI_REGION_TYPE, 0); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 558 | if (!priv->regs_base) { |
| 559 | enetc_dbg(dev, "failed to map BAR0\n"); |
| 560 | return -EINVAL; |
| 561 | } |
| 562 | priv->port_regs = priv->regs_base + ENETC_PORT_REGS_OFF; |
| 563 | |
| 564 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, PCI_COMMAND_MEMORY); |
| 565 | |
Alex Marginean | c905c21 | 2019-11-14 18:58:46 +0200 | [diff] [blame] | 566 | enetc_start_pcs(dev); |
Alex Marginean | c905c21 | 2019-11-14 18:58:46 +0200 | [diff] [blame] | 567 | |
Siarhei Yasinski | 25b798e | 2022-08-31 10:57:37 +0000 | [diff] [blame] | 568 | res = enetc_config_phy(dev); |
| 569 | if(res) |
| 570 | enetc_remove(dev); |
| 571 | return res; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | /* |
| 575 | * Remove the driver from an interface: |
| 576 | * - free up allocated memory |
| 577 | */ |
| 578 | static int enetc_remove(struct udevice *dev) |
| 579 | { |
| 580 | struct enetc_priv *priv = dev_get_priv(dev); |
| 581 | |
Michael Walle | 3f66e8e | 2022-05-31 18:36:16 +0200 | [diff] [blame] | 582 | if (miiphy_get_dev_by_name(priv->imdio.name)) |
| 583 | mdio_unregister(&priv->imdio); |
| 584 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 585 | free(priv->enetc_txbd); |
| 586 | free(priv->enetc_rxbd); |
| 587 | |
| 588 | return 0; |
| 589 | } |
| 590 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 591 | static int enetc_imx95_write_hwaddr(struct udevice *dev) |
| 592 | { |
| 593 | struct eth_pdata *plat = dev_get_plat(dev); |
| 594 | struct enetc_priv *priv = dev_get_priv(dev); |
| 595 | u8 *addr = plat->enetaddr; |
| 596 | |
| 597 | u16 lower = *(const u16 *)(addr + 4); |
| 598 | u32 upper = *(const u32 *)addr; |
| 599 | |
| 600 | enetc_write_port(priv, IMX95_ENETC_PMAR0, upper); |
| 601 | enetc_write_port(priv, IMX95_ENETC_PMAR1, lower); |
| 602 | |
| 603 | return 0; |
| 604 | } |
| 605 | |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 606 | /* |
| 607 | * LS1028A is the only part with IERB at this time and there are plans to |
| 608 | * change its structure, keep this LS1028A specific for now. |
| 609 | */ |
| 610 | #define LS1028A_IERB_BASE 0x1f0800000ULL |
| 611 | #define LS1028A_IERB_PSIPMAR0(pf, vf) (LS1028A_IERB_BASE + 0x8000 \ |
| 612 | + (pf) * 0x100 + (vf) * 8) |
| 613 | #define LS1028A_IERB_PSIPMAR1(pf, vf) (LS1028A_IERB_PSIPMAR0(pf, vf) + 4) |
| 614 | |
| 615 | static int enetc_ls1028a_write_hwaddr(struct udevice *dev) |
| 616 | { |
Simon Glass | b75b15b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 617 | struct pci_child_plat *ppdata = dev_get_parent_plat(dev); |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 618 | const int devfn_to_pf[] = {0, 1, 2, -1, -1, -1, 3}; |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 619 | struct eth_pdata *plat = dev_get_plat(dev); |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 620 | int devfn = PCI_FUNC(ppdata->devfn); |
| 621 | u8 *addr = plat->enetaddr; |
| 622 | u32 lower, upper; |
| 623 | int pf; |
| 624 | |
| 625 | if (devfn >= ARRAY_SIZE(devfn_to_pf)) |
| 626 | return 0; |
| 627 | |
| 628 | pf = devfn_to_pf[devfn]; |
| 629 | if (pf < 0) |
| 630 | return 0; |
| 631 | |
| 632 | lower = *(const u16 *)(addr + 4); |
| 633 | upper = *(const u32 *)addr; |
| 634 | |
| 635 | out_le32(LS1028A_IERB_PSIPMAR0(pf, 0), upper); |
| 636 | out_le32(LS1028A_IERB_PSIPMAR1(pf, 0), lower); |
| 637 | |
| 638 | return 0; |
| 639 | } |
| 640 | |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 641 | static int enetc_write_hwaddr(struct udevice *dev) |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 642 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 643 | struct eth_pdata *plat = dev_get_plat(dev); |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 644 | u8 *addr = plat->enetaddr; |
| 645 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 646 | if (enetc_is_imx95(dev)) |
| 647 | return enetc_imx95_write_hwaddr(dev); |
Marek Vasut | c05f8dc | 2025-01-16 05:03:18 +0100 | [diff] [blame] | 648 | if (enetc_is_ls1028a(dev)) |
Michael Walle | 1d3e24f | 2019-12-20 14:16:48 +0100 | [diff] [blame] | 649 | return enetc_ls1028a_write_hwaddr(dev); |
| 650 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 651 | u16 lower = *(const u16 *)(addr + 4); |
| 652 | u32 upper = *(const u32 *)addr; |
| 653 | |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 654 | enetc_write_psipmar(dev, 0, upper); |
| 655 | enetc_write_psipmar(dev, 1, lower); |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 656 | |
| 657 | return 0; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 658 | } |
| 659 | |
| 660 | /* Configure port parameters (# of rings, frame size, enable port) */ |
Marek Vasut | b0dc0b7 | 2025-01-16 05:03:21 +0100 | [diff] [blame] | 661 | static void enetc_enable_si_port(struct udevice *dev) |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 662 | { |
Marek Vasut | b0dc0b7 | 2025-01-16 05:03:21 +0100 | [diff] [blame] | 663 | struct enetc_priv *priv = dev_get_priv(dev); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 664 | u32 val = ENETC_PM_CC_TXP_IMX | ENETC_PM_CC_TX | ENETC_PM_CC_RX; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 665 | |
| 666 | /* set Rx/Tx BDR count */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 667 | enetc_write_psicfgr(dev, 0, ENETC_PSICFGR_SET_BDR(ENETC_RX_BDR_CNT, |
| 668 | ENETC_TX_BDR_CNT)); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 669 | /* set Rx max frame size */ |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 670 | enetc_write_mac_port(dev, ENETC_PM_MAXFRM, ENETC_RX_MAXFRM_SIZE); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 671 | /* enable MAC port */ |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 672 | if (enetc_is_ls1028a(dev)) |
| 673 | val |= ENETC_PM_CC_TXP_LS | ENETC_PM_CC_PROMIS; |
| 674 | enetc_write_mac_port(dev, ENETC_PM_CC, val); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 675 | /* enable port */ |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 676 | if (enetc_is_imx95(dev)) |
| 677 | enetc_write_port(priv, ENETC_POR, 0x0); |
Marek Vasut | 278c844 | 2025-01-16 05:03:27 +0100 | [diff] [blame] | 678 | enetc_write_pmr(dev, ENETC_PMR_SI0_EN); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 679 | /* set SI cache policy */ |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 680 | enetc_write(priv, ENETC_SICAR0, ENETC_SICAR_WR_CFG | |
| 681 | (enetc_is_imx95(dev) ? |
| 682 | ENETC_SICAR_RD_CFG_IMX : |
| 683 | ENETC_SICAR_RD_CFG_LS)); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 684 | /* enable SI */ |
| 685 | enetc_write(priv, ENETC_SIMR, ENETC_SIMR_EN); |
| 686 | } |
| 687 | |
| 688 | /* returns DMA address for a given buffer index */ |
| 689 | static inline u64 enetc_rxb_address(struct udevice *dev, int i) |
| 690 | { |
| 691 | return cpu_to_le64(dm_pci_virt_to_mem(dev, net_rx_packets[i])); |
| 692 | } |
| 693 | |
| 694 | /* |
| 695 | * Setup a single Tx BD Ring (ID = 0): |
| 696 | * - set Tx buffer descriptor address |
| 697 | * - set the BD count |
| 698 | * - initialize the producer and consumer index |
| 699 | */ |
| 700 | static void enetc_setup_tx_bdr(struct udevice *dev) |
| 701 | { |
| 702 | struct enetc_priv *priv = dev_get_priv(dev); |
| 703 | struct bd_ring *tx_bdr = &priv->tx_bdr; |
| 704 | u64 tx_bd_add = (u64)priv->enetc_txbd; |
| 705 | |
| 706 | /* used later to advance to the next Tx BD */ |
| 707 | tx_bdr->bd_count = ENETC_BD_CNT; |
| 708 | tx_bdr->next_prod_idx = 0; |
| 709 | tx_bdr->next_cons_idx = 0; |
| 710 | tx_bdr->cons_idx = priv->regs_base + |
| 711 | ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBCIR); |
| 712 | tx_bdr->prod_idx = priv->regs_base + |
| 713 | ENETC_BDR(TX, ENETC_TX_BDR_ID, ENETC_TBPIR); |
| 714 | |
| 715 | /* set Tx BD address */ |
| 716 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR0, |
| 717 | lower_32_bits(tx_bd_add)); |
| 718 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBBAR1, |
| 719 | upper_32_bits(tx_bd_add)); |
| 720 | /* set Tx 8 BD count */ |
| 721 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBLENR, |
| 722 | tx_bdr->bd_count); |
| 723 | |
| 724 | /* reset both producer/consumer indexes */ |
| 725 | enetc_write_reg(tx_bdr->cons_idx, tx_bdr->next_cons_idx); |
| 726 | enetc_write_reg(tx_bdr->prod_idx, tx_bdr->next_prod_idx); |
| 727 | |
| 728 | /* enable TX ring */ |
| 729 | enetc_bdr_write(priv, TX, ENETC_TX_BDR_ID, ENETC_TBMR, ENETC_TBMR_EN); |
| 730 | } |
| 731 | |
| 732 | /* |
| 733 | * Setup a single Rx BD Ring (ID = 0): |
| 734 | * - set Rx buffer descriptors address (one descriptor per buffer) |
| 735 | * - set buffer size as max frame size |
| 736 | * - enable Rx ring |
| 737 | * - reset consumer and producer indexes |
| 738 | * - set buffer for each descriptor |
| 739 | */ |
| 740 | static void enetc_setup_rx_bdr(struct udevice *dev) |
| 741 | { |
| 742 | struct enetc_priv *priv = dev_get_priv(dev); |
| 743 | struct bd_ring *rx_bdr = &priv->rx_bdr; |
| 744 | u64 rx_bd_add = (u64)priv->enetc_rxbd; |
| 745 | int i; |
| 746 | |
| 747 | /* used later to advance to the next BD produced by ENETC HW */ |
| 748 | rx_bdr->bd_count = ENETC_BD_CNT; |
| 749 | rx_bdr->next_prod_idx = 0; |
| 750 | rx_bdr->next_cons_idx = 0; |
| 751 | rx_bdr->cons_idx = priv->regs_base + |
| 752 | ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBCIR); |
| 753 | rx_bdr->prod_idx = priv->regs_base + |
| 754 | ENETC_BDR(RX, ENETC_RX_BDR_ID, ENETC_RBPIR); |
| 755 | |
| 756 | /* set Rx BD address */ |
| 757 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR0, |
| 758 | lower_32_bits(rx_bd_add)); |
| 759 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBAR1, |
| 760 | upper_32_bits(rx_bd_add)); |
| 761 | /* set Rx BD count (multiple of 8) */ |
| 762 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBLENR, |
| 763 | rx_bdr->bd_count); |
| 764 | /* set Rx buffer size */ |
| 765 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBBSR, PKTSIZE_ALIGN); |
| 766 | |
| 767 | /* fill Rx BD */ |
| 768 | memset(priv->enetc_rxbd, 0, |
| 769 | rx_bdr->bd_count * sizeof(union enetc_rx_bd)); |
| 770 | for (i = 0; i < rx_bdr->bd_count; i++) { |
| 771 | priv->enetc_rxbd[i].w.addr = enetc_rxb_address(dev, i); |
| 772 | /* each RX buffer must be aligned to 64B */ |
| 773 | WARN_ON(priv->enetc_rxbd[i].w.addr & (ARCH_DMA_MINALIGN - 1)); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 774 | |
| 775 | enetc_flush_bd(dev, i, false); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 776 | } |
| 777 | |
| 778 | /* reset producer (ENETC owned) and consumer (SW owned) index */ |
| 779 | enetc_write_reg(rx_bdr->cons_idx, rx_bdr->next_cons_idx); |
| 780 | enetc_write_reg(rx_bdr->prod_idx, rx_bdr->next_prod_idx); |
| 781 | |
| 782 | /* enable Rx ring */ |
| 783 | enetc_bdr_write(priv, RX, ENETC_RX_BDR_ID, ENETC_RBMR, ENETC_RBMR_EN); |
| 784 | } |
| 785 | |
| 786 | /* |
| 787 | * Start ENETC interface: |
| 788 | * - perform FLR |
| 789 | * - enable access to port and SI registers |
| 790 | * - set mac address |
| 791 | * - setup TX/RX buffer descriptors |
| 792 | * - enable Tx/Rx rings |
| 793 | */ |
| 794 | static int enetc_start(struct udevice *dev) |
| 795 | { |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 796 | int ret; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 797 | struct enetc_priv *priv = dev_get_priv(dev); |
| 798 | |
| 799 | /* reset and enable the PCI device */ |
| 800 | dm_pci_flr(dev); |
| 801 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, |
| 802 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); |
| 803 | |
Marek Vasut | b0dc0b7 | 2025-01-16 05:03:21 +0100 | [diff] [blame] | 804 | enetc_enable_si_port(dev); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 805 | |
| 806 | /* setup Tx/Rx buffer descriptors */ |
| 807 | enetc_setup_tx_bdr(dev); |
| 808 | enetc_setup_rx_bdr(dev); |
| 809 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 810 | ret = phy_startup(priv->phy); |
| 811 | if (ret) |
| 812 | return ret; |
| 813 | |
Vladimir Oltean | 14ca0c3 | 2021-06-29 20:53:16 +0300 | [diff] [blame] | 814 | enetc_setup_mac_iface(dev, priv->phy); |
| 815 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 816 | return 0; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 817 | } |
| 818 | |
| 819 | /* |
| 820 | * Stop the network interface: |
| 821 | * - just quiesce it, we can wipe all configuration as _start starts from |
| 822 | * scratch each time |
| 823 | */ |
| 824 | static void enetc_stop(struct udevice *dev) |
| 825 | { |
| 826 | /* FLR is sufficient to quiesce the device */ |
| 827 | dm_pci_flr(dev); |
Alex Marginean | d4be768 | 2019-11-25 17:57:27 +0200 | [diff] [blame] | 828 | /* leave the BARs accessible after we stop, this is needed to use |
| 829 | * internal MDIO in command line. |
| 830 | */ |
| 831 | dm_pci_clrset_config16(dev, PCI_COMMAND, 0, PCI_COMMAND_MEMORY); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 832 | } |
| 833 | |
| 834 | /* |
| 835 | * ENETC transmit packet: |
| 836 | * - check if Tx BD ring is full |
| 837 | * - set buffer/packet address (dma address) |
| 838 | * - set final fragment flag |
| 839 | * - try while producer index equals consumer index or timeout |
| 840 | */ |
| 841 | static int enetc_send(struct udevice *dev, void *packet, int length) |
| 842 | { |
| 843 | struct enetc_priv *priv = dev_get_priv(dev); |
| 844 | struct bd_ring *txr = &priv->tx_bdr; |
| 845 | void *nv_packet = (void *)packet; |
| 846 | int tries = ENETC_POLL_TRIES; |
| 847 | u32 pi, ci; |
| 848 | |
| 849 | pi = txr->next_prod_idx; |
| 850 | ci = enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK; |
| 851 | /* Tx ring is full when */ |
| 852 | if (((pi + 1) % txr->bd_count) == ci) { |
| 853 | enetc_dbg(dev, "Tx BDR full\n"); |
| 854 | return -ETIMEDOUT; |
| 855 | } |
| 856 | enetc_dbg(dev, "TxBD[%d]send: pkt_len=%d, buff @0x%x%08x\n", pi, length, |
| 857 | upper_32_bits((u64)nv_packet), lower_32_bits((u64)nv_packet)); |
| 858 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 859 | enetc_flush_buffer(dev, packet, length); |
| 860 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 861 | /* prepare Tx BD */ |
| 862 | memset(&priv->enetc_txbd[pi], 0x0, sizeof(struct enetc_tx_bd)); |
| 863 | priv->enetc_txbd[pi].addr = |
| 864 | cpu_to_le64(dm_pci_virt_to_mem(dev, nv_packet)); |
| 865 | priv->enetc_txbd[pi].buf_len = cpu_to_le16(length); |
| 866 | priv->enetc_txbd[pi].frm_len = cpu_to_le16(length); |
| 867 | priv->enetc_txbd[pi].flags = cpu_to_le16(ENETC_TXBD_FLAGS_F); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 868 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 869 | dmb(); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 870 | enetc_flush_bd(dev, pi, true); |
| 871 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 872 | /* send frame: increment producer index */ |
| 873 | pi = (pi + 1) % txr->bd_count; |
| 874 | txr->next_prod_idx = pi; |
| 875 | enetc_write_reg(txr->prod_idx, pi); |
| 876 | while ((--tries >= 0) && |
| 877 | (pi != (enetc_read_reg(txr->cons_idx) & ENETC_BDR_IDX_MASK))) |
| 878 | udelay(10); |
| 879 | |
| 880 | return tries > 0 ? 0 : -ETIMEDOUT; |
| 881 | } |
| 882 | |
| 883 | /* |
| 884 | * Receive frame: |
| 885 | * - wait for the next BD to get ready bit set |
| 886 | * - clean up the descriptor |
| 887 | * - move on and indicate to HW that the cleaned BD is available for Rx |
| 888 | */ |
| 889 | static int enetc_recv(struct udevice *dev, int flags, uchar **packetp) |
| 890 | { |
| 891 | struct enetc_priv *priv = dev_get_priv(dev); |
| 892 | struct bd_ring *rxr = &priv->rx_bdr; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 893 | int pi = rxr->next_prod_idx; |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 894 | int tries = ENETC_POLL_TRIES; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 895 | u32 status; |
| 896 | int len; |
| 897 | u8 rdy; |
| 898 | |
| 899 | do { |
| 900 | dmb(); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 901 | enetc_inval_rxbd(dev); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 902 | status = le32_to_cpu(priv->enetc_rxbd[pi].r.lstatus); |
| 903 | /* check if current BD is ready to be consumed */ |
| 904 | rdy = ENETC_RXBD_STATUS_R(status); |
| 905 | } while (--tries >= 0 && !rdy); |
| 906 | |
| 907 | if (!rdy) |
| 908 | return -EAGAIN; |
| 909 | |
| 910 | dmb(); |
| 911 | len = le16_to_cpu(priv->enetc_rxbd[pi].r.buf_len); |
| 912 | *packetp = (uchar *)enetc_rxb_address(dev, pi); |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 913 | enetc_inval_buffer(dev, *packetp, len); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 914 | enetc_dbg(dev, "RxBD[%d]: len=%d err=%d pkt=0x%x%08x\n", pi, len, |
| 915 | ENETC_RXBD_STATUS_ERRORS(status), |
| 916 | upper_32_bits((u64)*packetp), lower_32_bits((u64)*packetp)); |
| 917 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 918 | return len; |
| 919 | } |
| 920 | |
| 921 | static int enetc_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 922 | { |
| 923 | const int bd_num_in_cl = enetc_is_imx95(dev) ? ENETC_NUM_BD_IN_CL : 1; |
| 924 | struct enetc_priv *priv = dev_get_priv(dev); |
| 925 | struct bd_ring *rxr = &priv->rx_bdr; |
| 926 | int pi = rxr->next_prod_idx; |
| 927 | int ci = rxr->next_cons_idx; |
| 928 | uchar *packet_expected; |
| 929 | int i; |
| 930 | |
| 931 | packet_expected = (uchar *)enetc_rxb_address(dev, pi); |
| 932 | if (packet != packet_expected) { |
| 933 | printf("%s: Unexpected packet (expected %p)\n", __func__, |
| 934 | packet_expected); |
| 935 | return -EINVAL; |
| 936 | } |
| 937 | |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 938 | rxr->next_prod_idx = (pi + 1) % rxr->bd_count; |
| 939 | ci = (ci + 1) % rxr->bd_count; |
| 940 | rxr->next_cons_idx = ci; |
| 941 | dmb(); |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 942 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 943 | if ((pi + 1) % bd_num_in_cl == 0) { |
| 944 | /* BD clean up and advance to next in ring */ |
| 945 | for (i = 0; i < bd_num_in_cl; i++) { |
| 946 | memset(&priv->enetc_rxbd[pi - i], 0, sizeof(union enetc_rx_bd)); |
| 947 | priv->enetc_rxbd[pi - i].w.addr = enetc_rxb_address(dev, pi - i); |
| 948 | } |
| 949 | |
| 950 | /* Will flush all bds in one cacheline */ |
| 951 | enetc_flush_bd(dev, pi - bd_num_in_cl + 1, false); |
| 952 | |
| 953 | /* free up the slot in the ring for HW */ |
| 954 | enetc_write_reg(rxr->cons_idx, ci); |
| 955 | } |
| 956 | |
| 957 | return 0; |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 958 | } |
| 959 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 960 | #if IS_ENABLED(CONFIG_ARCH_IMX9) |
| 961 | static int enetc_read_rom_hwaddr(struct udevice *dev) |
| 962 | { |
| 963 | struct eth_pdata *pdata = dev_get_plat(dev); |
| 964 | unsigned int dev_id = enetc_dev_id(dev); |
| 965 | unsigned char *mac = pdata->enetaddr; |
| 966 | |
| 967 | if (dev_id > 2) |
| 968 | return -EINVAL; |
| 969 | |
| 970 | imx_get_mac_from_fuse(dev_id, mac); |
| 971 | |
| 972 | return !is_valid_ethaddr(mac); |
| 973 | } |
| 974 | |
| 975 | static const struct eth_ops enetc_ops_imx = { |
| 976 | .start = enetc_start, |
| 977 | .send = enetc_send, |
| 978 | .recv = enetc_recv, |
| 979 | .stop = enetc_stop, |
| 980 | .free_pkt = enetc_free_pkt, |
| 981 | .write_hwaddr = enetc_write_hwaddr, |
| 982 | .read_rom_hwaddr = enetc_read_rom_hwaddr, |
| 983 | }; |
| 984 | |
Marek Vasut | 8ad7d0d | 2025-01-27 02:02:08 +0100 | [diff] [blame] | 985 | static int enetc_probe_imx(struct udevice *dev) |
| 986 | { |
| 987 | struct clk *clk; |
| 988 | int ret; |
| 989 | |
| 990 | clk = devm_clk_get_optional(dev, "ref"); |
| 991 | if (IS_ERR(clk)) |
| 992 | return PTR_ERR(clk); |
| 993 | |
| 994 | ret = clk_enable(clk); |
| 995 | if (ret) |
| 996 | return ret; |
| 997 | |
| 998 | ret = enetc_probe(dev); |
| 999 | if (ret) |
| 1000 | clk_disable(clk); |
| 1001 | |
| 1002 | return ret; |
| 1003 | } |
| 1004 | |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 1005 | U_BOOT_DRIVER(eth_enetc_imx) = { |
| 1006 | .name = ENETC_DRIVER_NAME, |
| 1007 | .id = UCLASS_ETH, |
| 1008 | .bind = enetc_bind, |
Marek Vasut | 8ad7d0d | 2025-01-27 02:02:08 +0100 | [diff] [blame] | 1009 | .probe = enetc_probe_imx, |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 1010 | .remove = enetc_remove, |
| 1011 | .ops = &enetc_ops_imx, |
| 1012 | .priv_auto = sizeof(struct enetc_priv), |
| 1013 | .plat_auto = sizeof(struct eth_pdata), |
| 1014 | }; |
| 1015 | |
| 1016 | static const struct enetc_data enetc_data_imx = { |
| 1017 | .reg_offset_pmr = ENETC_PMR_OFFSET_IMX, |
| 1018 | .reg_offset_psipmar = ENETC_PSIPMARn_OFFSET_IMX, |
| 1019 | .reg_offset_pcapr = ENETC_PCAPR_OFFSET_IMX, |
| 1020 | .reg_offset_psicfgr = ENETC_PSICFGR_OFFSET_IMX, |
| 1021 | .reg_offset_mac = ENETC_PM_OFFSET_IMX, |
| 1022 | }; |
| 1023 | |
| 1024 | static struct pci_device_id enetc_ids_imx[] = { |
| 1025 | { |
| 1026 | PCI_DEVICE(PCI_VENDOR_ID_PHILIPS, PCI_DEVICE_ID_ENETC4_ETH), |
| 1027 | .driver_data = (ulong)&enetc_data_imx, |
| 1028 | }, |
| 1029 | {} |
| 1030 | }; |
| 1031 | |
| 1032 | U_BOOT_PCI_DEVICE(eth_enetc_imx, enetc_ids_imx); |
| 1033 | #endif |
| 1034 | |
Marek Vasut | 828b236 | 2025-01-16 05:03:22 +0100 | [diff] [blame] | 1035 | static const struct eth_ops enetc_ops_ls = { |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1036 | .start = enetc_start, |
| 1037 | .send = enetc_send, |
| 1038 | .recv = enetc_recv, |
| 1039 | .stop = enetc_stop, |
Alice Guo | 2e0be5a | 2025-01-16 05:03:30 +0100 | [diff] [blame] | 1040 | .free_pkt = enetc_free_pkt, |
Michael Walle | 8c7188e | 2019-12-20 14:16:47 +0100 | [diff] [blame] | 1041 | .write_hwaddr = enetc_write_hwaddr, |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1042 | }; |
| 1043 | |
Marek Vasut | 828b236 | 2025-01-16 05:03:22 +0100 | [diff] [blame] | 1044 | U_BOOT_DRIVER(eth_enetc_ls) = { |
Alex Marginean | 805b859 | 2019-12-10 16:55:39 +0200 | [diff] [blame] | 1045 | .name = ENETC_DRIVER_NAME, |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1046 | .id = UCLASS_ETH, |
| 1047 | .bind = enetc_bind, |
| 1048 | .probe = enetc_probe, |
| 1049 | .remove = enetc_remove, |
Marek Vasut | 828b236 | 2025-01-16 05:03:22 +0100 | [diff] [blame] | 1050 | .ops = &enetc_ops_ls, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 1051 | .priv_auto = sizeof(struct enetc_priv), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 1052 | .plat_auto = sizeof(struct eth_pdata), |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1053 | }; |
| 1054 | |
Marek Vasut | d89b226 | 2025-01-16 05:03:26 +0100 | [diff] [blame] | 1055 | static const struct enetc_data enetc_data_ls = { |
| 1056 | .reg_offset_pmr = ENETC_PMR_OFFSET_LS, |
| 1057 | .reg_offset_psipmar = ENETC_PSIPMARn_OFFSET_LS, |
| 1058 | .reg_offset_pcapr = ENETC_PCAPR_OFFSET_LS, |
| 1059 | .reg_offset_psicfgr = ENETC_PSICFGR_OFFSET_LS, |
| 1060 | .reg_offset_mac = ENETC_PM_OFFSET_LS, |
| 1061 | }; |
| 1062 | |
Marek Vasut | 828b236 | 2025-01-16 05:03:22 +0100 | [diff] [blame] | 1063 | static struct pci_device_id enetc_ids_ls[] = { |
Marek Vasut | d89b226 | 2025-01-16 05:03:26 +0100 | [diff] [blame] | 1064 | { |
| 1065 | PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, PCI_DEVICE_ID_ENETC_ETH), |
| 1066 | .driver_data = (ulong)&enetc_data_ls, |
| 1067 | }, |
Alex Marginean | 7a910c1 | 2019-07-03 12:11:40 +0300 | [diff] [blame] | 1068 | {} |
| 1069 | }; |
| 1070 | |
Marek Vasut | 828b236 | 2025-01-16 05:03:22 +0100 | [diff] [blame] | 1071 | U_BOOT_PCI_DEVICE(eth_enetc_ls, enetc_ids_ls); |