blob: 2330143cf1ce40ebba7d30c8d19ea7f8c5cb790f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008/*
9 * High level configuration
10 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011#define CONFIG_CLOCKS
12
Pavel Machek5e2d70a2014-09-08 14:08:45 +020013#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
14
15#define CONFIG_TIMESTAMP /* Print image info with timestamp */
16
Marek Vasut621ea082016-02-11 13:59:46 +010017/* add target to build it automatically upon "make" */
18#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
19
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020/*
21 * Memory configurations
22 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020023#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010024#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
26#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080027#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020028#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020029#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080030#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
31#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
32#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
33#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020034#define CONFIG_SYS_INIT_SP_ADDR \
Marek Vasutbb45f272018-04-26 22:23:05 +020035 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020036
37#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020038
39/*
40 * U-Boot general configurations
41 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020042#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020043 /* Print buffer size */
44#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
45#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
46 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020047
Marek Vasut4a065842015-12-05 20:08:21 +010048#ifndef CONFIG_SYS_HOSTNAME
49#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
50#endif
51
Pavel Machek5e2d70a2014-09-08 14:08:45 +020052/*
53 * Cache
54 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020055#define CONFIG_SYS_L2_PL310
56#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
57
58/*
Marek Vasutccc5c242014-09-27 01:18:29 +020059 * EPCS/EPCQx1 Serial Flash Controller
60 */
61#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020062#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020063/*
64 * The base address is configurable in QSys, each board must specify the
65 * base address based on it's particular FPGA configuration. Please note
66 * that the address here is incremented by 0x400 from the Base address
67 * selected in QSys, since the SPI registers are at offset +0x400.
68 * #define CONFIG_SYS_SPI_BASE 0xff240400
69 */
70#endif
71
72/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020073 * Ethernet on SoC (EMAC)
74 */
Marek Vasut0d5abc92018-04-23 01:26:10 +020075#ifdef CONFIG_CMD_NET
Pavel Machek5e2d70a2014-09-08 14:08:45 +020076#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5e2d70a2014-09-08 14:08:45 +020077#endif
78
79/*
80 * FPGA Driver
81 */
82#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020083#define CONFIG_FPGA_COUNT 1
84#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080085
Pavel Machek5e2d70a2014-09-08 14:08:45 +020086/*
87 * L4 OSC1 Timer 0
88 */
Marek Vasutaaa40e72018-08-18 16:00:31 +020089#ifndef CONFIG_TIMER
Pavel Machek5e2d70a2014-09-08 14:08:45 +020090/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
91#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
92#define CONFIG_SYS_TIMER_COUNTS_DOWN
93#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasutaaa40e72018-08-18 16:00:31 +020095#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +020096
97/*
98 * L4 Watchdog
99 */
100#ifdef CONFIG_HW_WATCHDOG
101#define CONFIG_DESIGNWARE_WATCHDOG
102#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
103#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300104#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200105#endif
106
107/*
108 * MMC Driver
109 */
110#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200111#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200112/* FIXME */
113/* using smaller max blk cnt to avoid flooding the limited stack we have */
114#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
115#endif
116
Stefan Roese9a468c02014-11-07 12:37:52 +0100117/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100118 * NAND Support
119 */
120#ifdef CONFIG_NAND_DENALI
121#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100122#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100123#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
124#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100125#endif
126
127/*
Stefan Roese623a5412014-10-30 09:33:13 +0100128 * I2C support
129 */
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500130#ifndef CONFIG_DM_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100131#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100132#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
133#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
134#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
135#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
136/* Using standard mode which the speed up to 100Kb/s */
137#define CONFIG_SYS_I2C_SPEED 100000
138#define CONFIG_SYS_I2C_SPEED1 100000
139#define CONFIG_SYS_I2C_SPEED2 100000
140#define CONFIG_SYS_I2C_SPEED3 100000
141/* Address of device when used as slave */
142#define CONFIG_SYS_I2C_SLAVE 0x02
143#define CONFIG_SYS_I2C_SLAVE1 0x02
144#define CONFIG_SYS_I2C_SLAVE2 0x02
145#define CONFIG_SYS_I2C_SLAVE3 0x02
146#ifndef __ASSEMBLY__
147/* Clock supplied to I2C controller in unit of MHz */
148unsigned int cm_get_l4_sp_clk_hz(void);
149#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
150#endif
Dinh Nguyena75fcc12018-04-04 17:18:21 -0500151#endif /* CONFIG_DM_I2C */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200152
153/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100154 * QSPI support
155 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100156/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200157#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100158#define CONFIG_SPI_FLASH_MTD
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200159#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100160/* QSPI reference clock */
161#ifndef __ASSEMBLY__
162unsigned int cm_get_qspi_controller_clk_hz(void);
163#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
164#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100165
Marek Vasutcabc3b42015-08-19 23:23:53 +0200166/*
167 * Designware SPI support
168 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100169
Stefan Roese9a468c02014-11-07 12:37:52 +0100170/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200171 * Serial Driver
172 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200173#define CONFIG_SYS_NS16550_SERIAL
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200174
175/*
Marek Vasut9f193122014-10-24 23:34:25 +0200176 * USB
177 */
Marek Vasut9f193122014-10-24 23:34:25 +0200178
179/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100180 * USB Gadget (DFU, UMS)
181 */
182#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200183#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100184#define DFU_DEFAULT_POLL_TIMEOUT 300
185
186/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300187#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
188#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100189#endif
190
191/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200192 * U-Boot environment
193 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100194#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700195#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100196#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200197
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800198/* Environment for SDMMC boot */
199#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700200#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
201#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800202#endif
203
Chin Liang See713e5b12016-02-24 16:50:22 +0800204/* Environment for QSPI boot */
205#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
206#define CONFIG_ENV_OFFSET 0x00100000
207#define CONFIG_ENV_SECT_SIZE (64 * 1024)
208#endif
209
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200210/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800211 * mtd partitioning for serial NOR flash
212 *
213 * device nor0 <ff705000.spi.0>, # parts = 6
214 * #: name size offset mask_flags
215 * 0: u-boot 0x00100000 0x00000000 0
216 * 1: env1 0x00040000 0x00100000 0
217 * 2: env2 0x00040000 0x00140000 0
218 * 3: UBI 0x03e80000 0x00180000 0
219 * 4: boot 0x00e80000 0x00180000 0
220 * 5: rootfs 0x01000000 0x01000000 0
221 *
222 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800223
224/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200225 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200226 *
Tien Fong Chee200ae352017-12-05 15:58:04 +0800227 * SRAM Memory layout for gen 5:
Marek Vasutea0123c2014-10-16 12:25:40 +0200228 *
229 * 0xFFFF_0000 ...... Start of SRAM
230 * 0xFFFF_xxxx ...... Top of stack (grows down)
231 * 0xFFFF_yyyy ...... Malloc area
232 * 0xFFFF_zzzz ...... Global Data
233 * 0xFFFF_FF00 ...... End of SRAM
Tien Fong Chee200ae352017-12-05 15:58:04 +0800234 *
235 * SRAM Memory layout for Arria 10:
236 * 0xFFE0_0000 ...... Start of SRAM (bottom)
237 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
238 * 0xFFEy_yyyy ...... Global Data
239 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
240 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200241 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200242#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800243#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200244
Tien Fong Chee200ae352017-12-05 15:58:04 +0800245#if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
246/* SPL memory allocation configuration, this is for FAT implementation */
247#ifndef CONFIG_SYS_SPL_MALLOC_START
248#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
249#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_SIZE - \
250 CONFIG_SYS_SPL_MALLOC_SIZE + \
251 CONFIG_SYS_INIT_RAM_ADDR)
252#endif
253#endif
254
Marek Vasut1029caf2015-07-10 00:04:23 +0200255/* SPL SDMMC boot support */
256#ifdef CONFIG_SPL_MMC_SUPPORT
257#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200258#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700259#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
260#endif
261#else
262#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
263#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200264#endif
265#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200266
Marek Vasutcadf2f92015-07-21 07:50:03 +0200267/* SPL QSPI boot support */
268#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200269#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
270#endif
271
Marek Vasut7e442d92015-12-20 04:00:46 +0100272/* SPL NAND boot support */
273#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100274#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
275#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
276#endif
277
Dinh Nguyen757774a2015-03-30 17:01:12 -0500278/*
279 * Stack setup
280 */
Tien Fong Chee200ae352017-12-05 15:58:04 +0800281#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Dinh Nguyen757774a2015-03-30 17:01:12 -0500282#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Tien Fong Chee200ae352017-12-05 15:58:04 +0800283#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
284#define CONFIG_SPL_STACK CONFIG_SYS_SPL_MALLOC_START
285#endif
Dinh Nguyen757774a2015-03-30 17:01:12 -0500286
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700287/* Extra Environment */
288#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700289
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100290#ifdef CONFIG_CMD_DHCP
291#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
292#else
293#define BOOT_TARGET_DEVICES_DHCP(func)
294#endif
295
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500296#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700297#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
298#else
299#define BOOT_TARGET_DEVICES_PXE(func)
300#endif
301
302#ifdef CONFIG_CMD_MMC
303#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
304#else
305#define BOOT_TARGET_DEVICES_MMC(func)
306#endif
307
308#define BOOT_TARGET_DEVICES(func) \
309 BOOT_TARGET_DEVICES_MMC(func) \
310 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100311 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700312
313#include <config_distro_bootcmd.h>
314
315#ifndef CONFIG_EXTRA_ENV_SETTINGS
316#define CONFIG_EXTRA_ENV_SETTINGS \
317 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
318 "bootm_size=0xa000000\0" \
319 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
320 "fdt_addr_r=0x02000000\0" \
321 "scriptaddr=0x02100000\0" \
322 "pxefile_addr_r=0x02200000\0" \
323 "ramdisk_addr_r=0x02300000\0" \
324 BOOTENV
325
326#endif
327#endif
328
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600329#endif /* __CONFIG_SOCFPGA_COMMON_H__ */