blob: df0f1104bfccaa612c183aba18bf1934ff5187a3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peter Griffin31f327e2015-07-30 18:55:23 +01002/*
3 * (C) Copyright 2015 Linaro
4 * Peter Griffin <peter.griffin@linaro.org>
Peter Griffin31f327e2015-07-30 18:55:23 +01005 */
6#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07007#include <cpu_func.h>
Peter Griffin31f327e2015-07-30 18:55:23 +01008#include <dm.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07009#include <fdt_support.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Peter Griffin0382c642015-09-10 21:55:17 +010012#include <dm/platform_data/serial_pl01x.h>
Peter Griffin31f327e2015-07-30 18:55:23 +010013#include <errno.h>
14#include <malloc.h>
15#include <netdev.h>
16#include <asm/io.h>
17#include <usb.h>
18#include <power/hi6553_pmic.h>
19#include <asm-generic/gpio.h>
20#include <asm/arch/dwmmc.h>
21#include <asm/arch/gpio.h>
22#include <asm/arch/periph.h>
23#include <asm/arch/pinmux.h>
24#include <asm/arch/hi6220.h>
Alexander Graf580be6e2016-03-04 01:09:53 +010025#include <asm/armv8/mmu.h>
Peter Griffin31f327e2015-07-30 18:55:23 +010026
27/*TODO drop this table in favour of device tree */
28static const struct hikey_gpio_platdata hi6220_gpio[] = {
29 { 0, HI6220_GPIO_BASE(0)},
30 { 1, HI6220_GPIO_BASE(1)},
31 { 2, HI6220_GPIO_BASE(2)},
32 { 3, HI6220_GPIO_BASE(3)},
33 { 4, HI6220_GPIO_BASE(4)},
34 { 5, HI6220_GPIO_BASE(5)},
35 { 6, HI6220_GPIO_BASE(6)},
36 { 7, HI6220_GPIO_BASE(7)},
37 { 8, HI6220_GPIO_BASE(8)},
38 { 9, HI6220_GPIO_BASE(9)},
39 { 10, HI6220_GPIO_BASE(10)},
40 { 11, HI6220_GPIO_BASE(11)},
41 { 12, HI6220_GPIO_BASE(12)},
42 { 13, HI6220_GPIO_BASE(13)},
43 { 14, HI6220_GPIO_BASE(14)},
44 { 15, HI6220_GPIO_BASE(15)},
45 { 16, HI6220_GPIO_BASE(16)},
46 { 17, HI6220_GPIO_BASE(17)},
47 { 18, HI6220_GPIO_BASE(18)},
48 { 19, HI6220_GPIO_BASE(19)},
49
50};
51
52U_BOOT_DEVICES(hi6220_gpios) = {
53 { "gpio_hi6220", &hi6220_gpio[0] },
54 { "gpio_hi6220", &hi6220_gpio[1] },
55 { "gpio_hi6220", &hi6220_gpio[2] },
56 { "gpio_hi6220", &hi6220_gpio[3] },
57 { "gpio_hi6220", &hi6220_gpio[4] },
58 { "gpio_hi6220", &hi6220_gpio[5] },
59 { "gpio_hi6220", &hi6220_gpio[6] },
60 { "gpio_hi6220", &hi6220_gpio[7] },
61 { "gpio_hi6220", &hi6220_gpio[8] },
62 { "gpio_hi6220", &hi6220_gpio[9] },
63 { "gpio_hi6220", &hi6220_gpio[10] },
64 { "gpio_hi6220", &hi6220_gpio[11] },
65 { "gpio_hi6220", &hi6220_gpio[12] },
66 { "gpio_hi6220", &hi6220_gpio[13] },
67 { "gpio_hi6220", &hi6220_gpio[14] },
68 { "gpio_hi6220", &hi6220_gpio[15] },
69 { "gpio_hi6220", &hi6220_gpio[16] },
70 { "gpio_hi6220", &hi6220_gpio[17] },
71 { "gpio_hi6220", &hi6220_gpio[18] },
72 { "gpio_hi6220", &hi6220_gpio[19] },
73};
74
75DECLARE_GLOBAL_DATA_PTR;
76
Peter Griffinc97c37a2016-04-20 17:13:59 +010077#if !CONFIG_IS_ENABLED(OF_CONTROL)
78
Peter Griffin0382c642015-09-10 21:55:17 +010079static const struct pl01x_serial_platdata serial_platdata = {
80#if CONFIG_CONS_INDEX == 1
81 .base = HI6220_UART0_BASE,
82#elif CONFIG_CONS_INDEX == 4
83 .base = HI6220_UART3_BASE,
84#else
Vagrant Cascadiane1643ed2016-03-15 12:11:13 -070085#error "Unsupported console index value."
Peter Griffin0382c642015-09-10 21:55:17 +010086#endif
87 .type = TYPE_PL011,
88 .clock = 19200000
89};
90
91U_BOOT_DEVICE(hikey_seriala) = {
92 .name = "serial_pl01x",
93 .platdata = &serial_platdata,
94};
Peter Griffinc97c37a2016-04-20 17:13:59 +010095#endif
Peter Griffin0382c642015-09-10 21:55:17 +010096
Alexander Graf580be6e2016-03-04 01:09:53 +010097static struct mm_region hikey_mem_map[] = {
98 {
York Sunc7104e52016-06-24 16:46:22 -070099 .virt = 0x0UL,
100 .phys = 0x0UL,
Alexander Graf580be6e2016-03-04 01:09:53 +0100101 .size = 0x80000000UL,
102 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
103 PTE_BLOCK_INNER_SHARE
104 }, {
York Sunc7104e52016-06-24 16:46:22 -0700105 .virt = 0x80000000UL,
106 .phys = 0x80000000UL,
Alexander Graf580be6e2016-03-04 01:09:53 +0100107 .size = 0x80000000UL,
108 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
109 PTE_BLOCK_NON_SHARE |
110 PTE_BLOCK_PXN | PTE_BLOCK_UXN
111 }, {
112 /* List terminator */
113 0,
114 }
115};
116
117struct mm_region *mem_map = hikey_mem_map;
118
Peter Griffin0382c642015-09-10 21:55:17 +0100119#ifdef CONFIG_BOARD_EARLY_INIT_F
120int board_uart_init(void)
121{
122 switch (CONFIG_CONS_INDEX) {
123 case 1:
124 hi6220_pinmux_config(PERIPH_ID_UART0);
125 break;
126 case 4:
127 hi6220_pinmux_config(PERIPH_ID_UART3);
128 break;
129 default:
130 debug("%s: Unsupported UART selected\n", __func__);
131 return -1;
132 }
133
134 return 0;
135}
136
137int board_early_init_f(void)
138{
139 board_uart_init();
140 return 0;
141}
142#endif
143
Peter Griffin31f327e2015-07-30 18:55:23 +0100144struct peri_sc_periph_regs *peri_sc =
145 (struct peri_sc_periph_regs *)HI6220_PERI_BASE;
146
147struct alwayson_sc_regs *ao_sc =
148 (struct alwayson_sc_regs *)ALWAYSON_CTRL_BASE;
149
150/* status offset from enable reg */
151#define STAT_EN_OFF 0x2
152
153void hi6220_clk_enable(u32 bitfield, unsigned int *clk_base)
154{
155 uint32_t data;
156
157 data = readl(clk_base);
158 data |= bitfield;
159
160 writel(bitfield, clk_base);
161 do {
162 data = readl(clk_base + STAT_EN_OFF);
163 } while ((data & bitfield) == 0);
164}
165
166/* status offset from disable reg */
167#define STAT_DIS_OFF 0x1
168
169void hi6220_clk_disable(u32 bitfield, unsigned int *clk_base)
170{
171 uint32_t data;
172
173 data = readl(clk_base);
174 data |= bitfield;
175
176 writel(data, clk_base);
177 do {
178 data = readl(clk_base + STAT_DIS_OFF);
179 } while (data & bitfield);
180}
181
182#define EYE_PATTERN 0x70533483
183
184int board_usb_init(int index, enum usb_init_type init)
185{
186 unsigned int data;
187
188 /* enable USB clock */
189 hi6220_clk_enable(PERI_CLK0_USBOTG, &peri_sc->clk0_en);
190
191 /* take usb IPs out of reset */
192 writel(PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
193 PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K,
194 &peri_sc->rst0_dis);
195 do {
196 data = readl(&peri_sc->rst0_stat);
197 data &= PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
198 PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K;
199 } while (data);
200
201 /*CTRL 5*/
202 data = readl(&peri_sc->ctrl5);
203 data &= ~PERI_CTRL5_PICOPHY_BC_MODE;
204 data |= PERI_CTRL5_USBOTG_RES_SEL | PERI_CTRL5_PICOPHY_ACAENB;
205 data |= 0x300;
206 writel(data, &peri_sc->ctrl5);
207
208 /*CTRL 4*/
209
210 /* configure USB PHY */
211 data = readl(&peri_sc->ctrl4);
212
213 /* make PHY out of low power mode */
214 data &= ~PERI_CTRL4_PICO_SIDDQ;
215 data &= ~PERI_CTRL4_PICO_OGDISABLE;
216 data |= PERI_CTRL4_PICO_VBUSVLDEXTSEL | PERI_CTRL4_PICO_VBUSVLDEXT;
217 writel(data, &peri_sc->ctrl4);
218
219 writel(EYE_PATTERN, &peri_sc->ctrl8);
220
221 mdelay(5);
222 return 0;
223}
224
225static int config_sd_carddetect(void)
226{
227 int ret;
228
229 /* configure GPIO8 as nopull */
230 writel(0, 0xf8001830);
231
232 gpio_request(8, "SD CD");
233
234 gpio_direction_input(8);
235 ret = gpio_get_value(8);
236
237 if (!ret) {
238 printf("%s: SD card present\n", __func__);
239 return 1;
240 }
241
242 printf("%s: SD card not present\n", __func__);
243 return 0;
244}
245
246
247static void mmc1_init_pll(void)
248{
249 uint32_t data;
250
251 /* select SYSPLL as the source of MMC1 */
252 /* select SYSPLL as the source of MUX1 (SC_CLK_SEL0) */
253 writel(1 << 11 | 1 << 27, &peri_sc->clk0_sel);
254 do {
255 data = readl(&peri_sc->clk0_sel);
256 } while (!(data & (1 << 11)));
257
258 /* select MUX1 as the source of MUX2 (SC_CLK_SEL0) */
259 writel(1 << 30, &peri_sc->clk0_sel);
260 do {
261 data = readl(&peri_sc->clk0_sel);
262 } while (data & (1 << 14));
263
264 hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
265
266 hi6220_clk_enable(PERI_CLK12_MMC1_SRC, &peri_sc->clk12_en);
267
268 do {
269 /* 1.2GHz / 50 = 24MHz */
270 writel(0x31 | (1 << 7), &peri_sc->clkcfg8bit2);
271 data = readl(&peri_sc->clkcfg8bit2);
272 } while ((data & 0x31) != 0x31);
273}
274
275static void mmc1_reset_clk(void)
276{
277 unsigned int data;
278
279 /* disable mmc1 bus clock */
280 hi6220_clk_disable(PERI_CLK0_MMC1, &peri_sc->clk0_dis);
281
282 /* enable mmc1 bus clock */
283 hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
284
285 /* reset mmc1 clock domain */
286 writel(PERI_RST0_MMC1, &peri_sc->rst0_en);
287
288 /* bypass mmc1 clock phase */
289 data = readl(&peri_sc->ctrl2);
290 data |= 3 << 2;
291 writel(data, &peri_sc->ctrl2);
292
293 /* disable low power */
294 data = readl(&peri_sc->ctrl13);
295 data |= 1 << 4;
296 writel(data, &peri_sc->ctrl13);
297 do {
298 data = readl(&peri_sc->rst0_stat);
299 } while (!(data & PERI_RST0_MMC1));
300
Peter Griffin461f4422017-08-15 17:18:16 +0100301 /* unreset mmc1 clock domain */
Peter Griffin31f327e2015-07-30 18:55:23 +0100302 writel(PERI_RST0_MMC1, &peri_sc->rst0_dis);
303 do {
304 data = readl(&peri_sc->rst0_stat);
305 } while (data & PERI_RST0_MMC1);
306}
307
Peter Griffin461f4422017-08-15 17:18:16 +0100308static void mmc0_reset_clk(void)
309{
310 unsigned int data;
311
312 /* disable mmc0 bus clock */
313 hi6220_clk_disable(PERI_CLK0_MMC0, &peri_sc->clk0_dis);
314
315 /* enable mmc0 bus clock */
316 hi6220_clk_enable(PERI_CLK0_MMC0, &peri_sc->clk0_en);
317
318 /* reset mmc0 clock domain */
319 writel(PERI_RST0_MMC0, &peri_sc->rst0_en);
320
321 /* bypass mmc0 clock phase */
322 data = readl(&peri_sc->ctrl2);
323 data |= 3;
324 writel(data, &peri_sc->ctrl2);
325
326 /* disable low power */
327 data = readl(&peri_sc->ctrl13);
328 data |= 1 << 3;
329 writel(data, &peri_sc->ctrl13);
330 do {
331 data = readl(&peri_sc->rst0_stat);
332 } while (!(data & PERI_RST0_MMC0));
333
334 /* unreset mmc0 clock domain */
335 writel(PERI_RST0_MMC0, &peri_sc->rst0_dis);
336 do {
337 data = readl(&peri_sc->rst0_stat);
338 } while (data & PERI_RST0_MMC0);
339}
340
341
Peter Griffin31f327e2015-07-30 18:55:23 +0100342/* PMU SSI is the IP that maps the external PMU hi6553 registers as IO */
343static void hi6220_pmussi_init(void)
344{
345 uint32_t data;
346
347 /* Take PMUSSI out of reset */
348 writel(ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N,
349 &ao_sc->rst4_dis);
350 do {
351 data = readl(&ao_sc->rst4_stat);
352 } while (data & ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N);
353
354 /* set PMU SSI clock latency for read operation */
355 data = readl(&ao_sc->mcu_subsys_ctrl3);
356 data &= ~ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_MASK;
357 data |= ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_3;
358 writel(data, &ao_sc->mcu_subsys_ctrl3);
359
360 /* enable PMUSSI clock */
361 data = ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_CCPU |
362 ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_MCU;
363
364 hi6220_clk_enable(data, &ao_sc->clk5_en);
365
366 /* Output high to PMIC on PWR_HOLD_GPIO0_0 */
367 gpio_request(0, "PWR_HOLD_GPIO0_0");
368 gpio_direction_output(0, 1);
369}
370
371int misc_init_r(void)
372{
373 return 0;
374}
375
376int board_init(void)
377{
Peter Griffin31f327e2015-07-30 18:55:23 +0100378 return 0;
379}
380
Masahiro Yamada0a780172017-05-09 20:31:39 +0900381#ifdef CONFIG_MMC
Peter Griffin31f327e2015-07-30 18:55:23 +0100382
383static int init_dwmmc(void)
384{
xypron.glpk@gmx.dea43d6d42017-07-30 21:30:55 +0200385 int ret = 0;
Peter Griffin31f327e2015-07-30 18:55:23 +0100386
Masahiro Yamada7942e912017-01-10 13:32:04 +0900387#ifdef CONFIG_MMC_DW
Peter Griffin31f327e2015-07-30 18:55:23 +0100388
Peter Griffin461f4422017-08-15 17:18:16 +0100389 /* mmc0 pll is already configured by ATF */
390 mmc0_reset_clk();
Peter Griffin31f327e2015-07-30 18:55:23 +0100391 ret = hi6220_pinmux_config(PERIPH_ID_SDMMC0);
392 if (ret)
393 printf("%s: Error configuring pinmux for eMMC (%d)\n"
394 , __func__, ret);
395
396 ret |= hi6220_dwmci_add_port(0, HI6220_MMC0_BASE, 8);
397 if (ret)
398 printf("%s: Error adding eMMC port (%d)\n", __func__, ret);
399
400
401 /* take mmc1 (sd slot) out of reset, configure clocks and pinmuxing */
402 mmc1_init_pll();
403 mmc1_reset_clk();
404
405 ret |= hi6220_pinmux_config(PERIPH_ID_SDMMC1);
406 if (ret)
407 printf("%s: Error configuring pinmux for eMMC (%d)\n"
408 , __func__, ret);
409
410 config_sd_carddetect();
411
412 ret |= hi6220_dwmci_add_port(1, HI6220_MMC1_BASE, 4);
413 if (ret)
414 printf("%s: Error adding SD port (%d)\n", __func__, ret);
415
416#endif
417 return ret;
418}
419
420/* setup board specific PMIC */
421int power_init_board(void)
422{
423 /* init the hi6220 pmussi ip */
424 hi6220_pmussi_init();
425
426 power_hi6553_init((u8 *)HI6220_PMUSSI_BASE);
427
428 return 0;
429}
430
431int board_mmc_init(bd_t *bis)
432{
433 int ret;
434
435 /* add the eMMC and sd ports */
436 ret = init_dwmmc();
437
438 if (ret)
439 debug("init_dwmmc failed\n");
440
441 return ret;
442}
443#endif
444
445int dram_init(void)
446{
447 gd->ram_size = PHYS_SDRAM_1_SIZE;
448 return 0;
449}
450
Simon Glass2f949c32017-03-31 08:40:32 -0600451int dram_init_banksize(void)
Peter Griffin31f327e2015-07-30 18:55:23 +0100452{
Peter Griffin9967fd02016-04-20 17:14:02 +0100453 /*
454 * Reserve regions below from DT memory node (which gets generated
455 * by U-Boot from the dram banks in arch_fixup_fdt() before booting
456 * the kernel. This will then match the kernel hikey dts memory node.
457 *
458 * 0x05e0,0000 - 0x05ef,ffff: MCU firmware runtime using
459 * 0x05f0,1000 - 0x05f0,1fff: Reboot reason
460 * 0x06df,f000 - 0x06df,ffff: Mailbox message data
461 * 0x0740,f000 - 0x0740,ffff: MCU firmware section
462 * 0x21f0,0000 - 0x21ff,ffff: pstore/ramoops buffer
463 * 0x3e00,0000 - 0x3fff,ffff: OP-TEE
464 */
465
Peter Griffin31f327e2015-07-30 18:55:23 +0100466 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
Peter Griffin9967fd02016-04-20 17:14:02 +0100467 gd->bd->bi_dram[0].size = 0x05e00000;
468
469 gd->bd->bi_dram[1].start = 0x05f00000;
470 gd->bd->bi_dram[1].size = 0x00001000;
471
472 gd->bd->bi_dram[2].start = 0x05f02000;
473 gd->bd->bi_dram[2].size = 0x00efd000;
474
475 gd->bd->bi_dram[3].start = 0x06e00000;
476 gd->bd->bi_dram[3].size = 0x0060f000;
477
478 gd->bd->bi_dram[4].start = 0x07410000;
479 gd->bd->bi_dram[4].size = 0x1aaf0000;
480
481 gd->bd->bi_dram[5].start = 0x22000000;
482 gd->bd->bi_dram[5].size = 0x1c000000;
Simon Glass2f949c32017-03-31 08:40:32 -0600483
484 return 0;
Peter Griffin31f327e2015-07-30 18:55:23 +0100485}
486
Peter Griffin31f327e2015-07-30 18:55:23 +0100487void reset_cpu(ulong addr)
488{
Peter Griffin97fa7652016-04-20 17:14:00 +0100489 writel(0x48698284, &ao_sc->stat0);
490 wfi();
Peter Griffin31f327e2015-07-30 18:55:23 +0100491}