blob: 84400090b30a3fe0c9f5ba0a4959b41ea91a438a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peter Griffin31f327e2015-07-30 18:55:23 +01002/*
3 * (C) Copyright 2015 Linaro
4 * Peter Griffin <peter.griffin@linaro.org>
Peter Griffin31f327e2015-07-30 18:55:23 +01005 */
6#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07007#include <cpu_func.h>
Peter Griffin31f327e2015-07-30 18:55:23 +01008#include <dm.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07009#include <fdt_support.h>
Peter Griffin0382c642015-09-10 21:55:17 +010010#include <dm/platform_data/serial_pl01x.h>
Peter Griffin31f327e2015-07-30 18:55:23 +010011#include <errno.h>
12#include <malloc.h>
13#include <netdev.h>
14#include <asm/io.h>
15#include <usb.h>
16#include <power/hi6553_pmic.h>
17#include <asm-generic/gpio.h>
18#include <asm/arch/dwmmc.h>
19#include <asm/arch/gpio.h>
20#include <asm/arch/periph.h>
21#include <asm/arch/pinmux.h>
22#include <asm/arch/hi6220.h>
Alexander Graf580be6e2016-03-04 01:09:53 +010023#include <asm/armv8/mmu.h>
Peter Griffin31f327e2015-07-30 18:55:23 +010024
25/*TODO drop this table in favour of device tree */
26static const struct hikey_gpio_platdata hi6220_gpio[] = {
27 { 0, HI6220_GPIO_BASE(0)},
28 { 1, HI6220_GPIO_BASE(1)},
29 { 2, HI6220_GPIO_BASE(2)},
30 { 3, HI6220_GPIO_BASE(3)},
31 { 4, HI6220_GPIO_BASE(4)},
32 { 5, HI6220_GPIO_BASE(5)},
33 { 6, HI6220_GPIO_BASE(6)},
34 { 7, HI6220_GPIO_BASE(7)},
35 { 8, HI6220_GPIO_BASE(8)},
36 { 9, HI6220_GPIO_BASE(9)},
37 { 10, HI6220_GPIO_BASE(10)},
38 { 11, HI6220_GPIO_BASE(11)},
39 { 12, HI6220_GPIO_BASE(12)},
40 { 13, HI6220_GPIO_BASE(13)},
41 { 14, HI6220_GPIO_BASE(14)},
42 { 15, HI6220_GPIO_BASE(15)},
43 { 16, HI6220_GPIO_BASE(16)},
44 { 17, HI6220_GPIO_BASE(17)},
45 { 18, HI6220_GPIO_BASE(18)},
46 { 19, HI6220_GPIO_BASE(19)},
47
48};
49
50U_BOOT_DEVICES(hi6220_gpios) = {
51 { "gpio_hi6220", &hi6220_gpio[0] },
52 { "gpio_hi6220", &hi6220_gpio[1] },
53 { "gpio_hi6220", &hi6220_gpio[2] },
54 { "gpio_hi6220", &hi6220_gpio[3] },
55 { "gpio_hi6220", &hi6220_gpio[4] },
56 { "gpio_hi6220", &hi6220_gpio[5] },
57 { "gpio_hi6220", &hi6220_gpio[6] },
58 { "gpio_hi6220", &hi6220_gpio[7] },
59 { "gpio_hi6220", &hi6220_gpio[8] },
60 { "gpio_hi6220", &hi6220_gpio[9] },
61 { "gpio_hi6220", &hi6220_gpio[10] },
62 { "gpio_hi6220", &hi6220_gpio[11] },
63 { "gpio_hi6220", &hi6220_gpio[12] },
64 { "gpio_hi6220", &hi6220_gpio[13] },
65 { "gpio_hi6220", &hi6220_gpio[14] },
66 { "gpio_hi6220", &hi6220_gpio[15] },
67 { "gpio_hi6220", &hi6220_gpio[16] },
68 { "gpio_hi6220", &hi6220_gpio[17] },
69 { "gpio_hi6220", &hi6220_gpio[18] },
70 { "gpio_hi6220", &hi6220_gpio[19] },
71};
72
73DECLARE_GLOBAL_DATA_PTR;
74
Peter Griffinc97c37a2016-04-20 17:13:59 +010075#if !CONFIG_IS_ENABLED(OF_CONTROL)
76
Peter Griffin0382c642015-09-10 21:55:17 +010077static const struct pl01x_serial_platdata serial_platdata = {
78#if CONFIG_CONS_INDEX == 1
79 .base = HI6220_UART0_BASE,
80#elif CONFIG_CONS_INDEX == 4
81 .base = HI6220_UART3_BASE,
82#else
Vagrant Cascadiane1643ed2016-03-15 12:11:13 -070083#error "Unsupported console index value."
Peter Griffin0382c642015-09-10 21:55:17 +010084#endif
85 .type = TYPE_PL011,
86 .clock = 19200000
87};
88
89U_BOOT_DEVICE(hikey_seriala) = {
90 .name = "serial_pl01x",
91 .platdata = &serial_platdata,
92};
Peter Griffinc97c37a2016-04-20 17:13:59 +010093#endif
Peter Griffin0382c642015-09-10 21:55:17 +010094
Alexander Graf580be6e2016-03-04 01:09:53 +010095static struct mm_region hikey_mem_map[] = {
96 {
York Sunc7104e52016-06-24 16:46:22 -070097 .virt = 0x0UL,
98 .phys = 0x0UL,
Alexander Graf580be6e2016-03-04 01:09:53 +010099 .size = 0x80000000UL,
100 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
101 PTE_BLOCK_INNER_SHARE
102 }, {
York Sunc7104e52016-06-24 16:46:22 -0700103 .virt = 0x80000000UL,
104 .phys = 0x80000000UL,
Alexander Graf580be6e2016-03-04 01:09:53 +0100105 .size = 0x80000000UL,
106 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
107 PTE_BLOCK_NON_SHARE |
108 PTE_BLOCK_PXN | PTE_BLOCK_UXN
109 }, {
110 /* List terminator */
111 0,
112 }
113};
114
115struct mm_region *mem_map = hikey_mem_map;
116
Peter Griffin0382c642015-09-10 21:55:17 +0100117#ifdef CONFIG_BOARD_EARLY_INIT_F
118int board_uart_init(void)
119{
120 switch (CONFIG_CONS_INDEX) {
121 case 1:
122 hi6220_pinmux_config(PERIPH_ID_UART0);
123 break;
124 case 4:
125 hi6220_pinmux_config(PERIPH_ID_UART3);
126 break;
127 default:
128 debug("%s: Unsupported UART selected\n", __func__);
129 return -1;
130 }
131
132 return 0;
133}
134
135int board_early_init_f(void)
136{
137 board_uart_init();
138 return 0;
139}
140#endif
141
Peter Griffin31f327e2015-07-30 18:55:23 +0100142struct peri_sc_periph_regs *peri_sc =
143 (struct peri_sc_periph_regs *)HI6220_PERI_BASE;
144
145struct alwayson_sc_regs *ao_sc =
146 (struct alwayson_sc_regs *)ALWAYSON_CTRL_BASE;
147
148/* status offset from enable reg */
149#define STAT_EN_OFF 0x2
150
151void hi6220_clk_enable(u32 bitfield, unsigned int *clk_base)
152{
153 uint32_t data;
154
155 data = readl(clk_base);
156 data |= bitfield;
157
158 writel(bitfield, clk_base);
159 do {
160 data = readl(clk_base + STAT_EN_OFF);
161 } while ((data & bitfield) == 0);
162}
163
164/* status offset from disable reg */
165#define STAT_DIS_OFF 0x1
166
167void hi6220_clk_disable(u32 bitfield, unsigned int *clk_base)
168{
169 uint32_t data;
170
171 data = readl(clk_base);
172 data |= bitfield;
173
174 writel(data, clk_base);
175 do {
176 data = readl(clk_base + STAT_DIS_OFF);
177 } while (data & bitfield);
178}
179
180#define EYE_PATTERN 0x70533483
181
182int board_usb_init(int index, enum usb_init_type init)
183{
184 unsigned int data;
185
186 /* enable USB clock */
187 hi6220_clk_enable(PERI_CLK0_USBOTG, &peri_sc->clk0_en);
188
189 /* take usb IPs out of reset */
190 writel(PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
191 PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K,
192 &peri_sc->rst0_dis);
193 do {
194 data = readl(&peri_sc->rst0_stat);
195 data &= PERI_RST0_USBOTG_BUS | PERI_RST0_POR_PICOPHY |
196 PERI_RST0_USBOTG | PERI_RST0_USBOTG_32K;
197 } while (data);
198
199 /*CTRL 5*/
200 data = readl(&peri_sc->ctrl5);
201 data &= ~PERI_CTRL5_PICOPHY_BC_MODE;
202 data |= PERI_CTRL5_USBOTG_RES_SEL | PERI_CTRL5_PICOPHY_ACAENB;
203 data |= 0x300;
204 writel(data, &peri_sc->ctrl5);
205
206 /*CTRL 4*/
207
208 /* configure USB PHY */
209 data = readl(&peri_sc->ctrl4);
210
211 /* make PHY out of low power mode */
212 data &= ~PERI_CTRL4_PICO_SIDDQ;
213 data &= ~PERI_CTRL4_PICO_OGDISABLE;
214 data |= PERI_CTRL4_PICO_VBUSVLDEXTSEL | PERI_CTRL4_PICO_VBUSVLDEXT;
215 writel(data, &peri_sc->ctrl4);
216
217 writel(EYE_PATTERN, &peri_sc->ctrl8);
218
219 mdelay(5);
220 return 0;
221}
222
223static int config_sd_carddetect(void)
224{
225 int ret;
226
227 /* configure GPIO8 as nopull */
228 writel(0, 0xf8001830);
229
230 gpio_request(8, "SD CD");
231
232 gpio_direction_input(8);
233 ret = gpio_get_value(8);
234
235 if (!ret) {
236 printf("%s: SD card present\n", __func__);
237 return 1;
238 }
239
240 printf("%s: SD card not present\n", __func__);
241 return 0;
242}
243
244
245static void mmc1_init_pll(void)
246{
247 uint32_t data;
248
249 /* select SYSPLL as the source of MMC1 */
250 /* select SYSPLL as the source of MUX1 (SC_CLK_SEL0) */
251 writel(1 << 11 | 1 << 27, &peri_sc->clk0_sel);
252 do {
253 data = readl(&peri_sc->clk0_sel);
254 } while (!(data & (1 << 11)));
255
256 /* select MUX1 as the source of MUX2 (SC_CLK_SEL0) */
257 writel(1 << 30, &peri_sc->clk0_sel);
258 do {
259 data = readl(&peri_sc->clk0_sel);
260 } while (data & (1 << 14));
261
262 hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
263
264 hi6220_clk_enable(PERI_CLK12_MMC1_SRC, &peri_sc->clk12_en);
265
266 do {
267 /* 1.2GHz / 50 = 24MHz */
268 writel(0x31 | (1 << 7), &peri_sc->clkcfg8bit2);
269 data = readl(&peri_sc->clkcfg8bit2);
270 } while ((data & 0x31) != 0x31);
271}
272
273static void mmc1_reset_clk(void)
274{
275 unsigned int data;
276
277 /* disable mmc1 bus clock */
278 hi6220_clk_disable(PERI_CLK0_MMC1, &peri_sc->clk0_dis);
279
280 /* enable mmc1 bus clock */
281 hi6220_clk_enable(PERI_CLK0_MMC1, &peri_sc->clk0_en);
282
283 /* reset mmc1 clock domain */
284 writel(PERI_RST0_MMC1, &peri_sc->rst0_en);
285
286 /* bypass mmc1 clock phase */
287 data = readl(&peri_sc->ctrl2);
288 data |= 3 << 2;
289 writel(data, &peri_sc->ctrl2);
290
291 /* disable low power */
292 data = readl(&peri_sc->ctrl13);
293 data |= 1 << 4;
294 writel(data, &peri_sc->ctrl13);
295 do {
296 data = readl(&peri_sc->rst0_stat);
297 } while (!(data & PERI_RST0_MMC1));
298
Peter Griffin461f4422017-08-15 17:18:16 +0100299 /* unreset mmc1 clock domain */
Peter Griffin31f327e2015-07-30 18:55:23 +0100300 writel(PERI_RST0_MMC1, &peri_sc->rst0_dis);
301 do {
302 data = readl(&peri_sc->rst0_stat);
303 } while (data & PERI_RST0_MMC1);
304}
305
Peter Griffin461f4422017-08-15 17:18:16 +0100306static void mmc0_reset_clk(void)
307{
308 unsigned int data;
309
310 /* disable mmc0 bus clock */
311 hi6220_clk_disable(PERI_CLK0_MMC0, &peri_sc->clk0_dis);
312
313 /* enable mmc0 bus clock */
314 hi6220_clk_enable(PERI_CLK0_MMC0, &peri_sc->clk0_en);
315
316 /* reset mmc0 clock domain */
317 writel(PERI_RST0_MMC0, &peri_sc->rst0_en);
318
319 /* bypass mmc0 clock phase */
320 data = readl(&peri_sc->ctrl2);
321 data |= 3;
322 writel(data, &peri_sc->ctrl2);
323
324 /* disable low power */
325 data = readl(&peri_sc->ctrl13);
326 data |= 1 << 3;
327 writel(data, &peri_sc->ctrl13);
328 do {
329 data = readl(&peri_sc->rst0_stat);
330 } while (!(data & PERI_RST0_MMC0));
331
332 /* unreset mmc0 clock domain */
333 writel(PERI_RST0_MMC0, &peri_sc->rst0_dis);
334 do {
335 data = readl(&peri_sc->rst0_stat);
336 } while (data & PERI_RST0_MMC0);
337}
338
339
Peter Griffin31f327e2015-07-30 18:55:23 +0100340/* PMU SSI is the IP that maps the external PMU hi6553 registers as IO */
341static void hi6220_pmussi_init(void)
342{
343 uint32_t data;
344
345 /* Take PMUSSI out of reset */
346 writel(ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N,
347 &ao_sc->rst4_dis);
348 do {
349 data = readl(&ao_sc->rst4_stat);
350 } while (data & ALWAYSON_SC_PERIPH_RST4_DIS_PRESET_PMUSSI_N);
351
352 /* set PMU SSI clock latency for read operation */
353 data = readl(&ao_sc->mcu_subsys_ctrl3);
354 data &= ~ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_MASK;
355 data |= ALWAYSON_SC_MCU_SUBSYS_CTRL3_RCLK_3;
356 writel(data, &ao_sc->mcu_subsys_ctrl3);
357
358 /* enable PMUSSI clock */
359 data = ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_CCPU |
360 ALWAYSON_SC_PERIPH_CLK5_EN_PCLK_PMUSSI_MCU;
361
362 hi6220_clk_enable(data, &ao_sc->clk5_en);
363
364 /* Output high to PMIC on PWR_HOLD_GPIO0_0 */
365 gpio_request(0, "PWR_HOLD_GPIO0_0");
366 gpio_direction_output(0, 1);
367}
368
369int misc_init_r(void)
370{
371 return 0;
372}
373
374int board_init(void)
375{
Peter Griffin31f327e2015-07-30 18:55:23 +0100376 return 0;
377}
378
Masahiro Yamada0a780172017-05-09 20:31:39 +0900379#ifdef CONFIG_MMC
Peter Griffin31f327e2015-07-30 18:55:23 +0100380
381static int init_dwmmc(void)
382{
xypron.glpk@gmx.dea43d6d42017-07-30 21:30:55 +0200383 int ret = 0;
Peter Griffin31f327e2015-07-30 18:55:23 +0100384
Masahiro Yamada7942e912017-01-10 13:32:04 +0900385#ifdef CONFIG_MMC_DW
Peter Griffin31f327e2015-07-30 18:55:23 +0100386
Peter Griffin461f4422017-08-15 17:18:16 +0100387 /* mmc0 pll is already configured by ATF */
388 mmc0_reset_clk();
Peter Griffin31f327e2015-07-30 18:55:23 +0100389 ret = hi6220_pinmux_config(PERIPH_ID_SDMMC0);
390 if (ret)
391 printf("%s: Error configuring pinmux for eMMC (%d)\n"
392 , __func__, ret);
393
394 ret |= hi6220_dwmci_add_port(0, HI6220_MMC0_BASE, 8);
395 if (ret)
396 printf("%s: Error adding eMMC port (%d)\n", __func__, ret);
397
398
399 /* take mmc1 (sd slot) out of reset, configure clocks and pinmuxing */
400 mmc1_init_pll();
401 mmc1_reset_clk();
402
403 ret |= hi6220_pinmux_config(PERIPH_ID_SDMMC1);
404 if (ret)
405 printf("%s: Error configuring pinmux for eMMC (%d)\n"
406 , __func__, ret);
407
408 config_sd_carddetect();
409
410 ret |= hi6220_dwmci_add_port(1, HI6220_MMC1_BASE, 4);
411 if (ret)
412 printf("%s: Error adding SD port (%d)\n", __func__, ret);
413
414#endif
415 return ret;
416}
417
418/* setup board specific PMIC */
419int power_init_board(void)
420{
421 /* init the hi6220 pmussi ip */
422 hi6220_pmussi_init();
423
424 power_hi6553_init((u8 *)HI6220_PMUSSI_BASE);
425
426 return 0;
427}
428
429int board_mmc_init(bd_t *bis)
430{
431 int ret;
432
433 /* add the eMMC and sd ports */
434 ret = init_dwmmc();
435
436 if (ret)
437 debug("init_dwmmc failed\n");
438
439 return ret;
440}
441#endif
442
443int dram_init(void)
444{
445 gd->ram_size = PHYS_SDRAM_1_SIZE;
446 return 0;
447}
448
Simon Glass2f949c32017-03-31 08:40:32 -0600449int dram_init_banksize(void)
Peter Griffin31f327e2015-07-30 18:55:23 +0100450{
Peter Griffin9967fd02016-04-20 17:14:02 +0100451 /*
452 * Reserve regions below from DT memory node (which gets generated
453 * by U-Boot from the dram banks in arch_fixup_fdt() before booting
454 * the kernel. This will then match the kernel hikey dts memory node.
455 *
456 * 0x05e0,0000 - 0x05ef,ffff: MCU firmware runtime using
457 * 0x05f0,1000 - 0x05f0,1fff: Reboot reason
458 * 0x06df,f000 - 0x06df,ffff: Mailbox message data
459 * 0x0740,f000 - 0x0740,ffff: MCU firmware section
460 * 0x21f0,0000 - 0x21ff,ffff: pstore/ramoops buffer
461 * 0x3e00,0000 - 0x3fff,ffff: OP-TEE
462 */
463
Peter Griffin31f327e2015-07-30 18:55:23 +0100464 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
Peter Griffin9967fd02016-04-20 17:14:02 +0100465 gd->bd->bi_dram[0].size = 0x05e00000;
466
467 gd->bd->bi_dram[1].start = 0x05f00000;
468 gd->bd->bi_dram[1].size = 0x00001000;
469
470 gd->bd->bi_dram[2].start = 0x05f02000;
471 gd->bd->bi_dram[2].size = 0x00efd000;
472
473 gd->bd->bi_dram[3].start = 0x06e00000;
474 gd->bd->bi_dram[3].size = 0x0060f000;
475
476 gd->bd->bi_dram[4].start = 0x07410000;
477 gd->bd->bi_dram[4].size = 0x1aaf0000;
478
479 gd->bd->bi_dram[5].start = 0x22000000;
480 gd->bd->bi_dram[5].size = 0x1c000000;
Simon Glass2f949c32017-03-31 08:40:32 -0600481
482 return 0;
Peter Griffin31f327e2015-07-30 18:55:23 +0100483}
484
Peter Griffin31f327e2015-07-30 18:55:23 +0100485void reset_cpu(ulong addr)
486{
Peter Griffin97fa7652016-04-20 17:14:00 +0100487 writel(0x48698284, &ao_sc->stat0);
488 wfi();
Peter Griffin31f327e2015-07-30 18:55:23 +0100489}