blob: bbc487aa3bf6c03f9c8ed461aaae79b05466eabc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07008#include <dm.h>
Stephen Warren59561ff2018-08-30 15:43:44 -06009#include <efi_loader.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <ns16550.h>
Simon Glass15023922017-06-12 06:21:39 -060012#include <usb.h>
Tom Warren41b68382011-01-27 10:58:05 +000013#include <asm/io.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070014#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070015#include <asm/arch-tegra/board.h>
Thierry Reding7cef2b22019-04-15 11:32:28 +020016#include <asm/arch-tegra/cboot.h>
Tom Warrenab371962012-09-19 15:50:56 -070017#include <asm/arch-tegra/clk_rst.h>
18#include <asm/arch-tegra/pmc.h>
Thierry Redingcf390082019-04-15 11:32:17 +020019#include <asm/arch-tegra/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070020#include <asm/arch-tegra/sys_proto.h>
21#include <asm/arch-tegra/uart.h>
22#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090023#include <asm/arch-tegra/gpu.h>
Simon Glass15023922017-06-12 06:21:39 -060024#include <asm/arch-tegra/usb.h>
25#include <asm/arch-tegra/xusb-padctl.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020026#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass15023922017-06-12 06:21:39 -060027#include <asm/arch/clock.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020028#endif
Thierry Reding7c0b1502019-04-15 11:32:21 +020029#if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
Simon Glass15023922017-06-12 06:21:39 -060030#include <asm/arch/funcmux.h>
31#include <asm/arch/pinmux.h>
Thierry Reding7c0b1502019-04-15 11:32:21 +020032#endif
Simon Glass15023922017-06-12 06:21:39 -060033#include <asm/arch/tegra.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000034#ifdef CONFIG_TEGRA_CLOCK_SCALING
35#include <asm/arch/emc.h>
36#endif
Jimmy Zhanga308d462012-04-10 05:17:06 +000037#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000038
39DECLARE_GLOBAL_DATA_PTR;
40
Simon Glass74472ac2014-11-10 17:16:51 -070041#ifdef CONFIG_SPL_BUILD
42/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
43U_BOOT_DEVICE(tegra_gpios) = {
44 "gpio_tegra"
45};
46#endif
47
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020048__weak void pinmux_init(void) {}
49__weak void pin_mux_usb(void) {}
50__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060051__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020052__weak void gpio_early_init_uart(void) {}
53__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070054__weak void start_cpu_fan(void) {}
Thierry Reding7cef2b22019-04-15 11:32:28 +020055__weak void cboot_late_init(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000056
Tom Warren6b33c832014-01-24 12:46:11 -070057#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020058__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000059{
60 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
61}
Tom Warren6b33c832014-01-24 12:46:11 -070062#endif
Lucas Stach04585842012-09-29 10:02:09 +000063
Tom Warren41b68382011-01-27 10:58:05 +000064/*
Wei Ni39d45ed2012-04-02 13:18:58 +000065 * Routine: power_det_init
66 * Description: turn off power detects
67 */
68static void power_det_init(void)
69{
Allen Martin55d98a12012-08-31 08:30:00 +000070#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070071 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000072
73 /* turn off power detects */
74 writel(0, &pmc->pmc_pwr_det_latch);
75 writel(0, &pmc->pmc_pwr_det);
76#endif
77}
Simon Glass675804d2015-04-14 21:03:24 -060078
Simon Glass69c93c72015-04-14 21:03:25 -060079__weak int tegra_board_id(void)
80{
81 return -1;
82}
83
Simon Glass675804d2015-04-14 21:03:24 -060084#ifdef CONFIG_DISPLAY_BOARDINFO
85int checkboard(void)
86{
Simon Glass69c93c72015-04-14 21:03:25 -060087 int board_id = tegra_board_id();
88
89 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
90 if (board_id != -1)
91 printf(", ID: %d\n", board_id);
92 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -060093
94 return 0;
95}
96#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +000097
Simon Glass0cf62dd2015-04-14 21:03:27 -060098__weak int tegra_lcd_pmic_init(int board_it)
99{
100 return 0;
101}
102
Simon Glass44a68082015-06-05 14:39:42 -0600103__weak int nvidia_board_init(void)
104{
105 return 0;
106}
107
Wei Ni39d45ed2012-04-02 13:18:58 +0000108/*
Tom Warren41b68382011-01-27 10:58:05 +0000109 * Routine: board_init
110 * Description: Early hardware init.
111 */
112int board_init(void)
113{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000114 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600115 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000116
Simon Glass704e60d2011-11-05 04:46:51 +0000117 /* Do clocks and UART first so that printf() works */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200118#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glassc2ea5e42011-09-21 12:40:04 +0000119 clock_init();
120 clock_verify();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200121#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000122
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900123 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900124
Simon Glass1121b1b2014-10-13 23:42:13 -0600125#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000126 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000127#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000128
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900129#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600130 pin_mux_mmc();
131#endif
132
Simon Glasseb210832016-01-30 16:37:48 -0700133 /* Init is handled automatically in the driver-model case */
Simon Glassd5f36132016-01-30 16:38:02 -0700134#if defined(CONFIG_DM_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000135 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700136#endif
Tom Warren41b68382011-01-27 10:58:05 +0000137 /* boot param addr */
138 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000139
140 power_det_init();
141
Simon Glass026fefb2012-10-30 07:28:53 +0000142#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000143# ifdef CONFIG_TEGRA_PMU
144 if (pmu_set_nominal())
145 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000146# ifdef CONFIG_TEGRA_CLOCK_SCALING
147 err = board_emc_init();
148 if (err)
149 debug("Memory controller init failed: %d\n", err);
150# endif
151# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000152#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000153
Simon Glass5d73a8d2012-02-27 10:52:50 +0000154#ifdef CONFIG_USB_EHCI_TEGRA
155 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000156#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200157
Simon Glassd5f36132016-01-30 16:38:02 -0700158#if defined(CONFIG_DM_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600159 board_id = tegra_board_id();
160 err = tegra_lcd_pmic_init(board_id);
Simon Glass9d8271e2017-06-12 06:21:59 -0600161 if (err) {
162 debug("Failed to set up LCD PMIC\n");
Simon Glass0cf62dd2015-04-14 21:03:27 -0600163 return err;
Simon Glass9d8271e2017-06-12 06:21:59 -0600164 }
Simon Glass3e2b2d92016-01-30 16:37:49 -0700165#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000166
Lucas Stach04585842012-09-29 10:02:09 +0000167#ifdef CONFIG_TEGRA_NAND
168 pin_mux_nand();
169#endif
170
Simon Glasscf0c6e22017-07-25 08:29:59 -0600171 tegra_xusb_padctl_init();
Thierry Redingf202e022014-12-09 22:25:09 -0700172
Tom Warren22562a42012-09-04 17:00:24 -0700173#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000174 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
175 warmboot_save_sdram_params();
176
Simon Glass8cc8f612012-04-02 13:18:57 +0000177 /* prepare the WB code to LP0 location */
178 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
179#endif
Simon Glass44a68082015-06-05 14:39:42 -0600180 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000181}
Simon Glassdfcee792011-09-21 12:40:03 +0000182
183#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000184static void __gpio_early_init(void)
185{
186}
187
188void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
189
Simon Glassdfcee792011-09-21 12:40:03 +0000190int board_early_init_f(void)
191{
Thierry Reding45ad0b02019-04-15 11:32:18 +0200192#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass2b4029a2017-05-31 17:57:16 -0600193 if (!clock_early_init_done())
194 clock_early_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200195#endif
Simon Glass2b4029a2017-05-31 17:57:16 -0600196
Stephen Warren5a44ab42016-01-26 10:59:42 -0700197#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
198#define USBCMD_FS2 (1 << 15)
199 {
200 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
201 writel(USBCMD_FS2, &usbctlr->usb_cmd);
202 }
203#endif
204
Thierry Redingff81d752015-07-28 11:35:53 +0200205 /* Do any special system timer/TSC setup */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200206#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
207# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingff81d752015-07-28 11:35:53 +0200208 if (!tegra_cpu_is_non_secure())
Thierry Reding45ad0b02019-04-15 11:32:18 +0200209# endif
Thierry Redingff81d752015-07-28 11:35:53 +0200210 arch_timer_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200211#endif
Thierry Redingff81d752015-07-28 11:35:53 +0200212
Tom Warrend32b2a42012-12-11 13:34:17 +0000213 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000214 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000215
216 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000217 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000218 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000219
Simon Glassdfcee792011-09-21 12:40:03 +0000220 return 0;
221}
222#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000223
224int board_late_init(void)
225{
Stephen Warren59561ff2018-08-30 15:43:44 -0600226#if CONFIG_IS_ENABLED(EFI_LOADER)
227 if (gd->bd->bi_dram[1].start) {
228 /*
229 * Only bank 0 is below board_get_usable_ram_top(), so all of
230 * bank 1 is not mapped by the U-Boot MMU configuration, and so
231 * we must prevent EFI from using it.
232 */
233 efi_add_memory_map(gd->bd->bi_dram[1].start,
234 gd->bd->bi_dram[1].size >> EFI_PAGE_SHIFT,
235 EFI_BOOT_SERVICES_DATA, false);
236 }
237#endif
238
Stephen Warren8d1fb312015-01-19 16:25:52 -0700239#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
240 if (tegra_cpu_is_non_secure()) {
241 printf("CPU is in NS mode\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600242 env_set("cpu_ns_mode", "1");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700243 } else {
Simon Glass6a38e412017-08-03 12:22:09 -0600244 env_set("cpu_ns_mode", "");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700245 }
246#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700247 start_cpu_fan();
Thierry Reding7cef2b22019-04-15 11:32:28 +0200248 cboot_late_init();
Tom Warrenf3035ca2015-02-20 12:22:22 -0700249
Simon Glass4f476f32012-10-17 13:24:52 +0000250 return 0;
251}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600252
Stephen Warren3ffd0902015-08-07 16:12:45 -0600253/*
254 * In some SW environments, a memory carve-out exists to house a secure
255 * monitor, a trusted OS, and/or various statically allocated media buffers.
256 *
257 * This carveout exists at the highest possible address that is within a
258 * 32-bit physical address space.
259 *
260 * This function returns the total size of this carve-out. At present, the
261 * returned value is hard-coded for simplicity. In the future, it may be
262 * possible to determine the carve-out size:
263 * - By querying some run-time information source, such as:
264 * - A structure passed to U-Boot by earlier boot software.
265 * - SoC registers.
266 * - A call into the secure monitor.
267 * - In the per-board U-Boot configuration header, based on knowledge of the
268 * SW environment that U-Boot is being built for.
269 *
270 * For now, we support two configurations in U-Boot:
271 * - 32-bit ports without any form of carve-out.
272 * - 64 bit ports which are assumed to use a carve-out of a conservatively
273 * hard-coded size.
274 */
275static ulong carveout_size(void)
276{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600277#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600278 return SZ_512M;
Stephen Warrenc12800f2018-06-22 13:03:19 -0600279#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
280 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
281 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena963a782018-07-31 12:38:27 -0600282 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warren3ffd0902015-08-07 16:12:45 -0600283#else
284 return 0;
285#endif
286}
287
288/*
289 * Determine the amount of usable RAM below 4GiB, taking into account any
290 * carve-out that may be assigned.
291 */
292static ulong usable_ram_size_below_4g(void)
293{
294 ulong total_size_below_4g;
295 ulong usable_size_below_4g;
296
297 /*
298 * The total size of RAM below 4GiB is the lesser address of:
299 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
300 * (b) The size RAM physically present in the system.
301 */
302 if (gd->ram_size < SZ_2G)
303 total_size_below_4g = gd->ram_size;
304 else
305 total_size_below_4g = SZ_2G;
306
307 /* Calculate usable RAM by subtracting out any carve-out size */
308 usable_size_below_4g = total_size_below_4g - carveout_size();
309
310 return usable_size_below_4g;
311}
312
313/*
314 * Represent all available RAM in either one or two banks.
315 *
316 * The first bank describes any usable RAM below 4GiB.
317 * The second bank describes any RAM above 4GiB.
318 *
319 * This split is driven by the following requirements:
320 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
321 * property for memory below and above the 4GiB boundary. The layout of that
322 * DT property is directly driven by the entries in the U-Boot bank array.
323 * - The potential existence of a carve-out at the end of RAM below 4GiB can
324 * only be represented using multiple banks.
325 *
326 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
327 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
328 * command-line.
329 *
330 * This does mean that the DT U-Boot passes to the Linux kernel will not
331 * include this RAM in /memory/reg at all. An alternative would be to include
332 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
333 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
334 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
335 * mapping, so either way is acceptable.
336 *
337 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
338 * start address of that bank cannot be represented in the 32-bit .size
339 * field.
340 */
Simon Glass2f949c32017-03-31 08:40:32 -0600341int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600342{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200343 int err;
344
345 /* try to compute DRAM bank size based on cboot DTB first */
346 err = cboot_dram_init_banksize();
347 if (err == 0)
348 return err;
349
350 /* fall back to default DRAM bank size computation */
351
Stephen Warren3ffd0902015-08-07 16:12:45 -0600352 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
353 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
354
Simon Glass46fcfc12015-11-19 20:27:02 -0700355#ifdef CONFIG_PCI
356 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
357#endif
358
Stephen Warren3ffd0902015-08-07 16:12:45 -0600359#ifdef CONFIG_PHYS_64BIT
360 if (gd->ram_size > SZ_2G) {
361 gd->bd->bi_dram[1].start = 0x100000000;
362 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
363 } else
364#endif
365 {
366 gd->bd->bi_dram[1].start = 0;
367 gd->bd->bi_dram[1].size = 0;
368 }
Simon Glass2f949c32017-03-31 08:40:32 -0600369
370 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600371}
372
Thierry Reding6d835fa2015-07-27 11:45:24 -0600373/*
374 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
375 * 32-bits of the physical address space. Cap the maximum usable RAM area
376 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600377 * boundary that most devices can address. Also, don't let U-Boot use any
378 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600379 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600380 * This function is called before dram_init_banksize(), so we can't simply
381 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600382 */
383ulong board_get_usable_ram_top(ulong total_size)
384{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200385 ulong ram_top;
386
387 /* try to get top of usable RAM based on cboot DTB first */
388 ram_top = cboot_get_usable_ram_top(total_size);
389 if (ram_top > 0)
390 return ram_top;
391
392 /* fall back to default usable RAM computation */
393
Stephen Warren3ffd0902015-08-07 16:12:45 -0600394 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600395}