blob: d31793a7b793df083bfc5491fecb40e71608798f [file] [log] [blame]
Lei Wen142c8f92011-06-28 21:50:06 +00001/*
2 * Copyright 2011, Marvell Semiconductor Inc.
3 * Lei Wen <leiwen@marvell.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00006 *
7 * Back ported to the 8xx platform (from the 8260 platform) by
8 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
9 */
10
11#include <common.h>
Simon Glassb0842072016-06-12 23:30:27 -060012#include <errno.h>
Lei Wen142c8f92011-06-28 21:50:06 +000013#include <malloc.h>
14#include <mmc.h>
15#include <sdhci.h>
16
Stefan Roese13a547f2015-06-29 14:58:09 +020017#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
18void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
19#else
Lei Wen142c8f92011-06-28 21:50:06 +000020void *aligned_buffer;
Stefan Roese13a547f2015-06-29 14:58:09 +020021#endif
Lei Wen142c8f92011-06-28 21:50:06 +000022
23static void sdhci_reset(struct sdhci_host *host, u8 mask)
24{
25 unsigned long timeout;
26
27 /* Wait max 100 ms */
28 timeout = 100;
29 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
30 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
31 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -080032 printf("%s: Reset 0x%x never completed.\n",
33 __func__, (int)mask);
Lei Wen142c8f92011-06-28 21:50:06 +000034 return;
35 }
36 timeout--;
37 udelay(1000);
38 }
39}
40
41static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
42{
43 int i;
44 if (cmd->resp_type & MMC_RSP_136) {
45 /* CRC is stripped so we need to do some shifting. */
46 for (i = 0; i < 4; i++) {
47 cmd->response[i] = sdhci_readl(host,
48 SDHCI_RESPONSE + (3-i)*4) << 8;
49 if (i != 3)
50 cmd->response[i] |= sdhci_readb(host,
51 SDHCI_RESPONSE + (3-i)*4-1);
52 }
53 } else {
54 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
55 }
56}
57
58static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
59{
60 int i;
61 char *offs;
62 for (i = 0; i < data->blocksize; i += 4) {
63 offs = data->dest + i;
64 if (data->flags == MMC_DATA_READ)
65 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
66 else
67 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
68 }
69}
70
71static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
72 unsigned int start_addr)
73{
Lei Wen6c13c662011-10-08 04:14:57 +000074 unsigned int stat, rdy, mask, timeout, block = 0;
Alex Deymod9b70232017-04-02 01:24:34 -070075 bool transfer_done = false;
Masahiro Yamada124f6ce2016-12-07 22:10:29 +090076#ifdef CONFIG_MMC_SDHCI_SDMA
Jaehoon Chungf77f0582012-09-20 20:31:55 +000077 unsigned char ctrl;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000078 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000079 ctrl &= ~SDHCI_CTRL_DMA_MASK;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000080 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000081#endif
Lei Wen142c8f92011-06-28 21:50:06 +000082
Jaehoon Chung30686bd2012-09-20 20:31:54 +000083 timeout = 1000000;
Lei Wen142c8f92011-06-28 21:50:06 +000084 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
85 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
86 do {
87 stat = sdhci_readl(host, SDHCI_INT_STATUS);
88 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada45256c42017-12-30 02:00:12 +090089 pr_debug("%s: Error detected in status(0x%X)!\n",
90 __func__, stat);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +090091 return -EIO;
Lei Wen142c8f92011-06-28 21:50:06 +000092 }
Alex Deymod9b70232017-04-02 01:24:34 -070093 if (!transfer_done && (stat & rdy)) {
Lei Wen142c8f92011-06-28 21:50:06 +000094 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
95 continue;
96 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
97 sdhci_transfer_pio(host, data);
98 data->dest += data->blocksize;
Alex Deymod9b70232017-04-02 01:24:34 -070099 if (++block >= data->blocks) {
100 /* Keep looping until the SDHCI_INT_DATA_END is
101 * cleared, even if we finished sending all the
102 * blocks.
103 */
104 transfer_done = true;
105 continue;
106 }
Lei Wen142c8f92011-06-28 21:50:06 +0000107 }
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900108#ifdef CONFIG_MMC_SDHCI_SDMA
Alex Deymod9b70232017-04-02 01:24:34 -0700109 if (!transfer_done && (stat & SDHCI_INT_DMA_END)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000110 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Lei Wen8241d402011-10-08 04:14:58 +0000111 start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
Lei Wen142c8f92011-06-28 21:50:06 +0000112 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
113 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
114 }
115#endif
Lei Wen6c13c662011-10-08 04:14:57 +0000116 if (timeout-- > 0)
117 udelay(10);
118 else {
Darwin Rambo43558132013-12-19 15:13:25 -0800119 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900120 return -ETIMEDOUT;
Lei Wen6c13c662011-10-08 04:14:57 +0000121 }
Lei Wen142c8f92011-06-28 21:50:06 +0000122 } while (!(stat & SDHCI_INT_DATA_END));
123 return 0;
124}
125
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200126/*
127 * No command will be sent by driver if card is busy, so driver must wait
128 * for card ready state.
129 * Every time when card is busy after timeout then (last) timeout value will be
130 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada96250112016-08-25 16:07:39 +0900131 * Each function call will use last timeout value.
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200132 */
Masahiro Yamada96250112016-08-25 16:07:39 +0900133#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad4512312016-08-25 16:07:38 +0900134#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed4780832016-06-29 13:42:01 -0700135#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200136
Simon Glasseba48f92017-07-29 11:35:31 -0600137#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600138static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
139 struct mmc_data *data)
140{
141 struct mmc *mmc = mmc_get_mmc_dev(dev);
142
143#else
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200144static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
Simon Glassb97f0fa2016-06-12 23:30:28 -0600145 struct mmc_data *data)
Lei Wen142c8f92011-06-28 21:50:06 +0000146{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600147#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200148 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000149 unsigned int stat = 0;
150 int ret = 0;
151 int trans_bytes = 0, is_aligned = 1;
152 u32 mask, flags, mode;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200153 unsigned int time = 0, start_addr = 0;
Simon Glass97c78e82016-05-14 14:03:04 -0600154 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Stefan Roese42817a42015-06-29 14:58:08 +0200155 unsigned start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000156
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200157 /* Timeout unit - ms */
Masahiro Yamadad4512312016-08-25 16:07:38 +0900158 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000159
Lei Wen142c8f92011-06-28 21:50:06 +0000160 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
161
162 /* We shouldn't wait for data inihibit for stop commands, even
163 though they might use busy signaling */
164 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
165 mask &= ~SDHCI_DATA_INHIBIT;
166
167 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200168 if (time >= cmd_timeout) {
Darwin Rambo43558132013-12-19 15:13:25 -0800169 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada96250112016-08-25 16:07:39 +0900170 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200171 cmd_timeout += cmd_timeout;
172 printf("timeout increasing to: %u ms.\n",
173 cmd_timeout);
174 } else {
175 puts("timeout.\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900176 return -ECOMM;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200177 }
Lei Wen142c8f92011-06-28 21:50:06 +0000178 }
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200179 time++;
Lei Wen142c8f92011-06-28 21:50:06 +0000180 udelay(1000);
181 }
182
Jorge Ramirez-Ortiz65da8be2017-11-02 15:10:21 +0100183 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
184
Lei Wen142c8f92011-06-28 21:50:06 +0000185 mask = SDHCI_INT_RESPONSE;
186 if (!(cmd->resp_type & MMC_RSP_PRESENT))
187 flags = SDHCI_CMD_RESP_NONE;
188 else if (cmd->resp_type & MMC_RSP_136)
189 flags = SDHCI_CMD_RESP_LONG;
190 else if (cmd->resp_type & MMC_RSP_BUSY) {
191 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chungd0d1b252016-07-12 21:18:46 +0900192 if (data)
193 mask |= SDHCI_INT_DATA_END;
Lei Wen142c8f92011-06-28 21:50:06 +0000194 } else
195 flags = SDHCI_CMD_RESP_SHORT;
196
197 if (cmd->resp_type & MMC_RSP_CRC)
198 flags |= SDHCI_CMD_CRC;
199 if (cmd->resp_type & MMC_RSP_OPCODE)
200 flags |= SDHCI_CMD_INDEX;
201 if (data)
202 flags |= SDHCI_CMD_DATA;
203
Darwin Rambo43558132013-12-19 15:13:25 -0800204 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100205 if (data) {
Lei Wen142c8f92011-06-28 21:50:06 +0000206 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
207 mode = SDHCI_TRNS_BLK_CNT_EN;
208 trans_bytes = data->blocks * data->blocksize;
209 if (data->blocks > 1)
210 mode |= SDHCI_TRNS_MULTI;
211
212 if (data->flags == MMC_DATA_READ)
213 mode |= SDHCI_TRNS_READ;
214
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900215#ifdef CONFIG_MMC_SDHCI_SDMA
Lei Wen142c8f92011-06-28 21:50:06 +0000216 if (data->flags == MMC_DATA_READ)
Rob Herring45ad2292015-03-17 15:46:38 -0500217 start_addr = (unsigned long)data->dest;
Lei Wen142c8f92011-06-28 21:50:06 +0000218 else
Rob Herring45ad2292015-03-17 15:46:38 -0500219 start_addr = (unsigned long)data->src;
Lei Wen142c8f92011-06-28 21:50:06 +0000220 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
221 (start_addr & 0x7) != 0x0) {
222 is_aligned = 0;
Rob Herring45ad2292015-03-17 15:46:38 -0500223 start_addr = (unsigned long)aligned_buffer;
Lei Wen142c8f92011-06-28 21:50:06 +0000224 if (data->flags != MMC_DATA_READ)
225 memcpy(aligned_buffer, data->src, trans_bytes);
226 }
227
Stefan Roese13a547f2015-06-29 14:58:09 +0200228#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
229 /*
230 * Always use this bounce-buffer when
231 * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined
232 */
233 is_aligned = 0;
234 start_addr = (unsigned long)aligned_buffer;
235 if (data->flags != MMC_DATA_READ)
236 memcpy(aligned_buffer, data->src, trans_bytes);
237#endif
238
Lei Wen142c8f92011-06-28 21:50:06 +0000239 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
240 mode |= SDHCI_TRNS_DMA;
241#endif
242 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
243 data->blocksize),
244 SDHCI_BLOCK_SIZE);
245 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
246 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu8e5db912015-03-23 17:57:00 -0500247 } else if (cmd->resp_type & MMC_RSP_BUSY) {
248 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000249 }
250
251 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900252#ifdef CONFIG_MMC_SDHCI_SDMA
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100253 if (data) {
Kevin Liu002b4fa2017-03-08 15:16:44 +0800254 trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE);
255 flush_cache(start_addr, trans_bytes);
256 }
Lei Wen142c8f92011-06-28 21:50:06 +0000257#endif
258 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese42817a42015-06-29 14:58:08 +0200259 start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000260 do {
261 stat = sdhci_readl(host, SDHCI_INT_STATUS);
262 if (stat & SDHCI_INT_ERROR)
263 break;
Lei Wen142c8f92011-06-28 21:50:06 +0000264
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900265 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
266 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
267 return 0;
268 } else {
269 printf("%s: Timeout for status update!\n",
270 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900271 return -ETIMEDOUT;
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900272 }
Jaehoon Chung89237a82012-04-23 02:36:25 +0000273 }
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900274 } while ((stat & mask) != mask);
Jaehoon Chung89237a82012-04-23 02:36:25 +0000275
Lei Wen142c8f92011-06-28 21:50:06 +0000276 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
277 sdhci_cmd_done(host, cmd);
278 sdhci_writel(host, mask, SDHCI_INT_STATUS);
279 } else
280 ret = -1;
281
282 if (!ret && data)
283 ret = sdhci_transfer_data(host, data, start_addr);
284
Tushar Behera0fba4c22012-09-20 20:31:57 +0000285 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
286 udelay(1000);
287
Lei Wen142c8f92011-06-28 21:50:06 +0000288 stat = sdhci_readl(host, SDHCI_INT_STATUS);
289 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
290 if (!ret) {
291 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
292 !is_aligned && (data->flags == MMC_DATA_READ))
293 memcpy(data->dest, aligned_buffer, trans_bytes);
294 return 0;
295 }
296
297 sdhci_reset(host, SDHCI_RESET_CMD);
298 sdhci_reset(host, SDHCI_RESET_DATA);
299 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900300 return -ETIMEDOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000301 else
Jaehoon Chung7825d202016-07-19 16:33:36 +0900302 return -ECOMM;
Lei Wen142c8f92011-06-28 21:50:06 +0000303}
304
305static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
306{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200307 struct sdhci_host *host = mmc->priv;
Stefan Roesee9161032016-12-12 08:34:42 +0100308 unsigned int div, clk = 0, timeout;
Wenyou Yang09456d92015-09-22 14:59:25 +0800309
310 /* Wait max 20 ms */
311 timeout = 200;
312 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
313 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
314 if (timeout == 0) {
315 printf("%s: Timeout to wait cmd & data inhibit\n",
316 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900317 return -EBUSY;
Wenyou Yang09456d92015-09-22 14:59:25 +0800318 }
319
320 timeout--;
321 udelay(100);
322 }
Lei Wen142c8f92011-06-28 21:50:06 +0000323
Stefan Roesee9161032016-12-12 08:34:42 +0100324 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000325
326 if (clock == 0)
327 return 0;
328
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900329 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800330 /*
331 * Check if the Host Controller supports Programmable Clock
332 * Mode.
333 */
334 if (host->clk_mul) {
335 for (div = 1; div <= 1024; div++) {
Wenyou Yangab877fe2017-04-26 09:32:30 +0800336 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000337 break;
338 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800339
340 /*
341 * Set Programmable Clock Mode in the Clock
342 * Control register.
343 */
344 clk = SDHCI_PROG_CLOCK_MODE;
345 div--;
346 } else {
347 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100348 if (host->max_clk <= clock) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800349 div = 1;
350 } else {
351 for (div = 2;
352 div < SDHCI_MAX_DIV_SPEC_300;
353 div += 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100354 if ((host->max_clk / div) <= clock)
Wenyou Yang3d734042016-09-18 09:01:22 +0800355 break;
356 }
357 }
358 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000359 }
360 } else {
361 /* Version 2.00 divisors must be a power of 2. */
362 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100363 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000364 break;
365 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800366 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000367 }
Lei Wen142c8f92011-06-28 21:50:06 +0000368
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900369 if (host->ops && host->ops->set_clock)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900370 host->ops->set_clock(host, div);
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000371
Wenyou Yang3d734042016-09-18 09:01:22 +0800372 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000373 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
374 << SDHCI_DIVIDER_HI_SHIFT;
375 clk |= SDHCI_CLOCK_INT_EN;
376 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
377
378 /* Wait max 20 ms */
379 timeout = 20;
380 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
381 & SDHCI_CLOCK_INT_STABLE)) {
382 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -0800383 printf("%s: Internal clock never stabilised.\n",
384 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900385 return -EBUSY;
Lei Wen142c8f92011-06-28 21:50:06 +0000386 }
387 timeout--;
388 udelay(1000);
389 }
390
391 clk |= SDHCI_CLOCK_CARD_EN;
392 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
393 return 0;
394}
395
396static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
397{
398 u8 pwr = 0;
399
400 if (power != (unsigned short)-1) {
401 switch (1 << power) {
402 case MMC_VDD_165_195:
403 pwr = SDHCI_POWER_180;
404 break;
405 case MMC_VDD_29_30:
406 case MMC_VDD_30_31:
407 pwr = SDHCI_POWER_300;
408 break;
409 case MMC_VDD_32_33:
410 case MMC_VDD_33_34:
411 pwr = SDHCI_POWER_330;
412 break;
413 }
414 }
415
416 if (pwr == 0) {
417 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
418 return;
419 }
420
421 pwr |= SDHCI_POWER_ON;
422
423 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
424}
425
Simon Glasseba48f92017-07-29 11:35:31 -0600426#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600427static int sdhci_set_ios(struct udevice *dev)
428{
429 struct mmc *mmc = mmc_get_mmc_dev(dev);
430#else
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900431static int sdhci_set_ios(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000432{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600433#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000434 u32 ctrl;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200435 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000436
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900437 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900438 host->ops->set_control_reg(host);
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000439
Lei Wen142c8f92011-06-28 21:50:06 +0000440 if (mmc->clock != host->clock)
441 sdhci_set_clock(mmc, mmc->clock);
442
443 /* Set bus width */
444 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
445 if (mmc->bus_width == 8) {
446 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900447 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
448 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000449 ctrl |= SDHCI_CTRL_8BITBUS;
450 } else {
Matt Reimer9651f592015-02-19 11:22:53 -0700451 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
452 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000453 ctrl &= ~SDHCI_CTRL_8BITBUS;
454 if (mmc->bus_width == 4)
455 ctrl |= SDHCI_CTRL_4BITBUS;
456 else
457 ctrl &= ~SDHCI_CTRL_4BITBUS;
458 }
459
460 if (mmc->clock > 26000000)
461 ctrl |= SDHCI_CTRL_HISPD;
462 else
463 ctrl &= ~SDHCI_CTRL_HISPD;
464
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000465 if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)
466 ctrl &= ~SDHCI_CTRL_HISPD;
467
Lei Wen142c8f92011-06-28 21:50:06 +0000468 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900469
Stefan Roesea3554ef2016-12-12 08:24:56 +0100470 /* If available, call the driver specific "post" set_ios() function */
471 if (host->ops && host->ops->set_ios_post)
472 host->ops->set_ios_post(host);
473
Simon Glassb97f0fa2016-06-12 23:30:28 -0600474 return 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000475}
476
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200477static int sdhci_init(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000478{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200479 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000480
Masahiro Yamadaea04d902016-08-25 16:07:34 +0900481 sdhci_reset(host, SDHCI_RESET_ALL);
482
Lei Wen142c8f92011-06-28 21:50:06 +0000483 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
484 aligned_buffer = memalign(8, 512*1024);
485 if (!aligned_buffer) {
Darwin Rambo43558132013-12-19 15:13:25 -0800486 printf("%s: Aligned buffer alloc failed!!!\n",
487 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900488 return -ENOMEM;
Lei Wen142c8f92011-06-28 21:50:06 +0000489 }
490 }
491
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200492 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000493
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900494 if (host->ops && host->ops->get_cd)
Jaehoon Chung730a5952016-12-30 15:30:15 +0900495 host->ops->get_cd(host);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000496
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000497 /* Enable only interrupts served by the SD controller */
Darwin Rambo43558132013-12-19 15:13:25 -0800498 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
499 SDHCI_INT_ENABLE);
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000500 /* Mask all sdhci interrupt sources */
501 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wen142c8f92011-06-28 21:50:06 +0000502
Lei Wen142c8f92011-06-28 21:50:06 +0000503 return 0;
504}
505
Simon Glasseba48f92017-07-29 11:35:31 -0600506#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600507int sdhci_probe(struct udevice *dev)
508{
509 struct mmc *mmc = mmc_get_mmc_dev(dev);
510
511 return sdhci_init(mmc);
512}
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200513
Simon Glassb97f0fa2016-06-12 23:30:28 -0600514const struct dm_mmc_ops sdhci_ops = {
515 .send_cmd = sdhci_send_command,
516 .set_ios = sdhci_set_ios,
517};
518#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200519static const struct mmc_ops sdhci_ops = {
520 .send_cmd = sdhci_send_command,
521 .set_ios = sdhci_set_ios,
522 .init = sdhci_init,
523};
Simon Glassb97f0fa2016-06-12 23:30:28 -0600524#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200525
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900526int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100527 u32 f_max, u32 f_min)
Lei Wen142c8f92011-06-28 21:50:06 +0000528{
Wenyou Yang3d734042016-09-18 09:01:22 +0800529 u32 caps, caps_1;
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900530
531 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900532
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900533#ifdef CONFIG_MMC_SDHCI_SDMA
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900534 if (!(caps & SDHCI_CAN_DO_SDMA)) {
535 printf("%s: Your controller doesn't support SDMA!!\n",
536 __func__);
537 return -EINVAL;
538 }
539#endif
Jaehoon Chung6c5b3592016-09-26 08:10:01 +0900540 if (host->quirks & SDHCI_QUIRK_REG32_RW)
541 host->version =
542 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
543 else
544 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900545
546 cfg->name = host->name;
Simon Glasseba48f92017-07-29 11:35:31 -0600547#ifndef CONFIG_DM_MMC
Simon Glassb0842072016-06-12 23:30:27 -0600548 cfg->ops = &sdhci_ops;
Lei Wen142c8f92011-06-28 21:50:06 +0000549#endif
Wenyou Yangab877fe2017-04-26 09:32:30 +0800550
551 /* Check whether the clock multiplier is supported or not */
552 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
553 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
554 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
555 SDHCI_CLOCK_MUL_SHIFT;
556 }
557
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100558 if (host->max_clk == 0) {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900559 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100560 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600561 SDHCI_CLOCK_BASE_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000562 else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100563 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600564 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100565 host->max_clk *= 1000000;
Wenyou Yangab877fe2017-04-26 09:32:30 +0800566 if (host->clk_mul)
567 host->max_clk *= host->clk_mul;
Lei Wen142c8f92011-06-28 21:50:06 +0000568 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100569 if (host->max_clk == 0) {
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900570 printf("%s: Hardware doesn't specify base clock frequency\n",
571 __func__);
Simon Glassb0842072016-06-12 23:30:27 -0600572 return -EINVAL;
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900573 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100574 if (f_max && (f_max < host->max_clk))
575 cfg->f_max = f_max;
576 else
577 cfg->f_max = host->max_clk;
578 if (f_min)
579 cfg->f_min = f_min;
Lei Wen142c8f92011-06-28 21:50:06 +0000580 else {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900581 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glassb0842072016-06-12 23:30:27 -0600582 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
Lei Wen142c8f92011-06-28 21:50:06 +0000583 else
Simon Glassb0842072016-06-12 23:30:27 -0600584 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
Lei Wen142c8f92011-06-28 21:50:06 +0000585 }
Simon Glassb0842072016-06-12 23:30:27 -0600586 cfg->voltages = 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000587 if (caps & SDHCI_CAN_VDD_330)
Simon Glassb0842072016-06-12 23:30:27 -0600588 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Lei Wen142c8f92011-06-28 21:50:06 +0000589 if (caps & SDHCI_CAN_VDD_300)
Simon Glassb0842072016-06-12 23:30:27 -0600590 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
Lei Wen142c8f92011-06-28 21:50:06 +0000591 if (caps & SDHCI_CAN_VDD_180)
Simon Glassb0842072016-06-12 23:30:27 -0600592 cfg->voltages |= MMC_VDD_165_195;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000593
Masahiro Yamada4b338772016-08-25 16:07:36 +0900594 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
595 cfg->voltages |= host->voltages;
596
Masahiro Yamadaea5b7c02017-12-30 02:00:08 +0900597 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
Jaehoon Chungbc00a542016-12-30 15:30:21 +0900598
599 /* Since Host Controller Version3.0 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900600 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chung665152e2016-12-30 15:30:11 +0900601 if (!(caps & SDHCI_CAN_DO_8BIT))
602 cfg->host_caps &= ~MMC_MODE_8BIT;
Jagannadha Sutradharudu Teki08706be2013-05-21 15:01:36 +0530603 }
Siva Durga Prasad Paladugub0fbb492016-01-12 15:12:15 +0530604
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900605 if (host->host_caps)
606 cfg->host_caps |= host->host_caps;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200607
Simon Glassb0842072016-06-12 23:30:27 -0600608 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
609
610 return 0;
611}
612
Simon Glassb97f0fa2016-06-12 23:30:28 -0600613#ifdef CONFIG_BLK
614int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
615{
616 return mmc_bind(dev, mmc, cfg);
617}
618#else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100619int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Simon Glassb0842072016-06-12 23:30:27 -0600620{
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900621 int ret;
622
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100623 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900624 if (ret)
625 return ret;
Simon Glassb0842072016-06-12 23:30:27 -0600626
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200627 host->mmc = mmc_create(&host->cfg, host);
628 if (host->mmc == NULL) {
629 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900630 return -ENOMEM;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200631 }
Lei Wen142c8f92011-06-28 21:50:06 +0000632
633 return 0;
634}
Simon Glassb97f0fa2016-06-12 23:30:28 -0600635#endif