blob: 1a251b828b74460cd76aa6723b2ec4ef4c12f3df [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +00002 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Dan Handleyed6ff952014-05-14 17:44:19 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#include <lib/utils_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000012#include <plat/arm/board/common/v2m_def.h>
13#include <plat/arm/common/arm_def.h>
14#include <plat/arm/common/arm_spm_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <plat/common/common_def.h>
16
Dan Handley4fd2f5c2014-08-04 11:41:20 +010017#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010018
Soby Mathewa869de12015-05-08 10:18:59 +010019/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000020#define PLATFORM_CORE_COUNT \
21 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
22
Soby Mathew47e43f22016-02-01 14:04:34 +000023#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010024 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000025
Soby Mathew9ca28062017-10-11 16:08:58 +010026#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010027
Dan Handley2b6b5742015-03-19 19:17:53 +000028/*
Soby Mathewa869de12015-05-08 10:18:59 +010029 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000030 */
Dan Handleyed6ff952014-05-14 17:44:19 +010031
Dan Handley2b6b5742015-03-19 19:17:53 +000032/*
33 * Required ARM standard platform porting definitions
34 */
Soby Mathew47e43f22016-02-01 14:04:34 +000035#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010036
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000037#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010038
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000039#define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000)
40#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010041
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000042#define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000)
43#define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000044
Roberto Vargas550eb082018-01-05 16:00:05 +000045/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010046#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000047
Dan Handley2b6b5742015-03-19 19:17:53 +000048/* No SCP in FVP */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000049#define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000050
Sami Mujawara43ae7c2019-05-09 13:35:02 +010051#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000052#define PLAT_ARM_DRAM2_SIZE UL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000053
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010054/*
Juan Castillo7d199412015-12-14 09:35:25 +000055 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010056 */
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010057#define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + UL(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010058
Antonio Nino Diaz92029262018-09-28 16:39:26 +010059/*
60 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
61 * plat_arm_mmap array defined for each BL stage.
62 */
63#if defined(IMAGE_BL31)
Paul Beesleyfe975b42019-09-16 11:29:03 +000064# if ENABLE_SPM || SPM_MM
Antonio Nino Diaz92029262018-09-28 16:39:26 +010065# define PLAT_ARM_MMAP_ENTRIES 9
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000066# define MAX_XLAT_TABLES 9
67# define PLAT_SP_IMAGE_MMAP_REGIONS 30
Antonio Nino Diaz92029262018-09-28 16:39:26 +010068# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
69# else
70# define PLAT_ARM_MMAP_ENTRIES 8
71# define MAX_XLAT_TABLES 5
72# endif
73#elif defined(IMAGE_BL32)
74# define PLAT_ARM_MMAP_ENTRIES 8
75# define MAX_XLAT_TABLES 5
76#elif !USE_ROMLIB
77# define PLAT_ARM_MMAP_ENTRIES 11
78# define MAX_XLAT_TABLES 5
79#else
80# define PLAT_ARM_MMAP_ENTRIES 12
81# define MAX_XLAT_TABLES 6
82#endif
83
84/*
85 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
86 * plus a little space for growth.
87 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000088#define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +010089
90/*
91 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
92 */
93
94#if USE_ROMLIB
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000095#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
96#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Louis Mayencourt438aa722019-10-11 14:31:13 +010097#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0x6000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +010098#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000099#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
100#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +0100101#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100102#endif
103
104/*
105 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
106 * little space for growth.
107 */
108#if TRUSTED_BOARD_BOOT
Louis Mayencourt438aa722019-10-11 14:31:13 +0100109# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - FVP_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100110#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100111# define PLAT_ARM_MAX_BL2_SIZE (UL(0x11000) - FVP_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100112#endif
113
114/*
115 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
116 * calculated using the current BL31 PROGBITS debug size plus the sizes of
117 * BL2 and BL1-RW
118 */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000119#if ENABLE_SPM
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000120#define PLAT_ARM_MAX_BL31_SIZE UL(0x60000)
121#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000122#define PLAT_ARM_MAX_BL31_SIZE UL(0x3B000)
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000123#endif
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100124
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700125#ifndef __aarch64__
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100126/*
127 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
128 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
129 * BL2 and BL1-RW
130 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000131# define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100132#endif
Dan Handleyed6ff952014-05-14 17:44:19 +0100133
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100134/*
135 * Size of cacheable stacks
136 */
137#if defined(IMAGE_BL1)
138# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000139# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100140# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000141# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100142# endif
143#elif defined(IMAGE_BL2)
144# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000145# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100146# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000147# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100148# endif
149#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000150# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100151#elif defined(IMAGE_BL31)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000152# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100153#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000154# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100155#endif
156
157#define MAX_IO_DEVICES 3
158#define MAX_IO_HANDLES 4
159
160/* Reserve the last block of flash for PSCI MEM PROTECT flag */
161#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
162#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
163
164#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
165#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
166
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100167/*
Dan Handley2b6b5742015-03-19 19:17:53 +0000168 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100169 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000170#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
171#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100172
Usama Arif81eb5ce2019-02-11 16:35:42 +0000173#define PLAT_ARM_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
174#define PLAT_ARM_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
Soby Mathew2fd66be2015-12-09 11:38:43 +0000175
Usama Arif81eb5ce2019-02-11 16:35:42 +0000176#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE
177#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100178
Dan Handley2b6b5742015-03-19 19:17:53 +0000179#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
180#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +0100181
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000182#define PLAT_FVP_SMMUV3_BASE UL(0x2b400000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100183
Dan Handley2b6b5742015-03-19 19:17:53 +0000184/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000185#define PLAT_FVP_CCI400_BASE UL(0x2c090000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100186#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
187#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
188
189/* CCI-500/CCI-550 on Base platform */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000190#define PLAT_FVP_CCI5XX_BASE UL(0x2a000000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100191#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
192#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000193
Soby Mathew7356b1e2016-03-24 10:12:42 +0000194/* CCN related constants. Only CCN 502 is currently supported */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000195#define PLAT_ARM_CCN_BASE UL(0x2e000000)
Soby Mathew7356b1e2016-03-24 10:12:42 +0000196#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
197
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100198/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000199#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100200
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100201/* Mailbox base address */
202#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
203
204
Dan Handley2b6b5742015-03-19 19:17:53 +0000205/* TrustZone controller related constants
206 *
207 * Currently only filters 0 and 2 are connected on Base FVP.
208 * Filter 0 : CPU clusters (no access to DRAM by default)
209 * Filter 1 : not connected
210 * Filter 2 : LCDs (access to VRAM allowed by default)
211 * Filter 3 : not connected
212 * Programming unconnected filters will have no effect at the
213 * moment. These filter could, however, be connected in future.
214 * So care should be taken not to configure the unused filters.
215 *
216 * Allow only non-secure access to all DRAM to supported devices.
217 * Give access to the CPUs and Virtio. Some devices
218 * would normally use the default ID so allow that too.
219 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000220#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Soby Mathew9c708b52016-02-26 14:23:19 +0000221#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100222
Dan Handley2b6b5742015-03-19 19:17:53 +0000223#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
224 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
225 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
226 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
227 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
228 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100229
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000230/*
231 * GIC related constants to cater for both GICv2 and GICv3 instances of an
232 * FVP. They could be overriden at runtime in case the FVP implements the legacy
233 * VE memory map.
234 */
235#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
236#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
237#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
238
239/*
240 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
241 * terminology. On a GICv2 system or mode, the lists will be merged and treated
242 * as Group 0 interrupts.
243 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100244#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
245 ARM_G1S_IRQ_PROPS(grp), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100246 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100247 GIC_INTR_CFG_LEVEL), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100248 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100249 GIC_INTR_CFG_LEVEL)
250
251#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
252
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000253#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
254#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
255
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100256#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
257 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530258
Sughosh Ganud284b572018-11-14 10:42:46 +0530259#define PLAT_SP_PRI PLAT_RAS_PRI
260
Manoj Kumar69bebd82019-06-21 17:07:13 +0100261/*
262 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
263 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700264#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100265#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
266#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
267#else
268#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
269#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
270#endif
271
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000272#endif /* PLATFORM_DEF_H */