Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 1 | /* |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 2 | * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 77dd4f1 | 2023-04-25 14:03:27 +0100 | [diff] [blame] | 3 | * Copyright (c) 2023, NVIDIA Corporation. All rights reserved. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 8 | #include <assert.h> |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 9 | #include <string.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | |
| 11 | #include <arch.h> |
| 12 | #include <arch_helpers.h> |
| 13 | #include <common/debug.h> |
| 14 | #include <lib/pmf/pmf.h> |
| 15 | #include <lib/runtime_instr.h> |
| 16 | #include <plat/common/platform.h> |
| 17 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 18 | #include "psci_private.h" |
| 19 | |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 20 | /****************************************************************************** |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 21 | * Construct the psci_power_state to request power OFF at all power levels. |
| 22 | ******************************************************************************/ |
| 23 | static void psci_set_power_off_state(psci_power_state_t *state_info) |
| 24 | { |
Varun Wadekar | 66231d1 | 2017-06-07 09:57:42 -0700 | [diff] [blame] | 25 | unsigned int lvl; |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 26 | |
| 27 | for (lvl = PSCI_CPU_PWR_LVL; lvl <= PLAT_MAX_PWR_LVL; lvl++) |
| 28 | state_info->pwr_domain_state[lvl] = PLAT_MAX_OFF_STATE; |
| 29 | } |
| 30 | |
| 31 | /****************************************************************************** |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 32 | * Top level handler which is called when a cpu wants to power itself down. |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 33 | * It's assumed that along with turning the cpu power domain off, power |
| 34 | * domains at higher levels will be turned off as far as possible. It finds |
| 35 | * the highest level where a domain has to be powered off by traversing the |
| 36 | * node information and then performs generic, architectural, platform setup |
| 37 | * and state management required to turn OFF that power domain and domains |
| 38 | * below it. e.g. For a cpu that's to be powered OFF, it could mean programming |
| 39 | * the power controller whereas for a cluster that's to be powered off, it will |
| 40 | * call the platform specific code which will disable coherency at the |
| 41 | * interconnect level if the cpu is the last in the cluster and also the |
| 42 | * program the power controller. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 43 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 44 | int psci_do_cpu_off(unsigned int end_pwrlvl) |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 45 | { |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 46 | int rc = PSCI_E_SUCCESS; |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 47 | unsigned int idx = plat_my_core_pos(); |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 48 | psci_power_state_t state_info; |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 49 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 50 | |
| 51 | /* |
| 52 | * This function must only be called on platforms where the |
| 53 | * CPU_OFF platform hooks have been implemented. |
| 54 | */ |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 55 | assert(psci_plat_pm_ops->pwr_domain_off != NULL); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 56 | |
Roberto Vargas | 3cb73cb | 2017-09-04 16:49:41 +0100 | [diff] [blame] | 57 | /* Construct the psci_power_state for CPU_OFF */ |
| 58 | psci_set_power_off_state(&state_info); |
| 59 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 60 | /* |
Varun Wadekar | 77dd4f1 | 2023-04-25 14:03:27 +0100 | [diff] [blame] | 61 | * Call the platform provided early CPU_OFF handler to allow |
| 62 | * platforms to perform any housekeeping activities before |
| 63 | * actually powering the CPU off. PSCI_E_DENIED indicates that |
| 64 | * the CPU off sequence should be aborted at this time. |
| 65 | */ |
| 66 | if (psci_plat_pm_ops->pwr_domain_off_early) { |
| 67 | rc = psci_plat_pm_ops->pwr_domain_off_early(&state_info); |
| 68 | if (rc == PSCI_E_DENIED) { |
| 69 | return rc; |
| 70 | } |
| 71 | } |
| 72 | |
| 73 | /* |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 74 | * Get the parent nodes here, this is important to do before we |
| 75 | * initiate the power down sequence as after that point the core may |
| 76 | * have exited coherency and its cache may be disabled, any access to |
| 77 | * shared memory after that (such as the parent node lookup in |
| 78 | * psci_cpu_pd_nodes) can cause coherency issues on some platforms. |
| 79 | */ |
| 80 | psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); |
| 81 | |
| 82 | /* |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 83 | * This function acquires the lock corresponding to each power |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 84 | * level so that by the time all locks are taken, the system topology |
| 85 | * is snapshot and state management can be done safely. |
| 86 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 87 | psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * Call the cpu off handler registered by the Secure Payload Dispatcher |
| 91 | * to let it do any bookkeeping. Assume that the SPD always reports an |
| 92 | * E_DENIED error if SP refuse to power down |
| 93 | */ |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 94 | if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_off != NULL)) { |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 95 | rc = psci_spd_pm->svc_off(0); |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 96 | if (rc != 0) |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 97 | goto exit; |
| 98 | } |
| 99 | |
| 100 | /* |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 101 | * This function is passed the requested state info and |
| 102 | * it returns the negotiated state info for each power level upto |
| 103 | * the end level specified. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 104 | */ |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 105 | psci_do_state_coordination(end_pwrlvl, &state_info); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 106 | |
Wing Li | c0dc639 | 2023-05-04 08:31:19 -0700 | [diff] [blame] | 107 | /* Update the target state in the power domain nodes */ |
| 108 | psci_set_target_local_pwr_states(end_pwrlvl, &state_info); |
| 109 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 110 | #if ENABLE_PSCI_STAT |
| 111 | /* Update the last cpu for each level till end_pwrlvl */ |
| 112 | psci_stats_update_pwr_down(end_pwrlvl, &state_info); |
| 113 | #endif |
| 114 | |
dp-arm | 2d92de6 | 2016-11-15 13:25:30 +0000 | [diff] [blame] | 115 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 116 | |
| 117 | /* |
| 118 | * Flush cache line so that even if CPU power down happens |
| 119 | * the timestamp update is reflected in memory. |
| 120 | */ |
| 121 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 122 | RT_INSTR_ENTER_CFLUSH, |
| 123 | PMF_CACHE_MAINT); |
| 124 | #endif |
| 125 | |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 126 | /* |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 127 | * Arch. management. Initiate power down sequence. |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 128 | */ |
Pranav Madhu | c1e61d0 | 2022-07-22 23:11:16 +0530 | [diff] [blame] | 129 | psci_pwrdown_cpu(psci_find_max_off_lvl(&state_info)); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 130 | |
dp-arm | 2d92de6 | 2016-11-15 13:25:30 +0000 | [diff] [blame] | 131 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 132 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 133 | RT_INSTR_EXIT_CFLUSH, |
| 134 | PMF_NO_CACHE_MAINT); |
| 135 | #endif |
| 136 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 137 | /* |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 138 | * Plat. management: Perform platform specific actions to turn this |
| 139 | * cpu off e.g. exit cpu coherency, program the power controller etc. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 140 | */ |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 141 | psci_plat_pm_ops->pwr_domain_off(&state_info); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 142 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 143 | #if ENABLE_PSCI_STAT |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 144 | plat_psci_stat_accounting_start(&state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 145 | #endif |
| 146 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 147 | exit: |
| 148 | /* |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 149 | * Release the locks corresponding to each power level in the |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 150 | * reverse order to which they were acquired. |
| 151 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 152 | psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 153 | |
| 154 | /* |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 155 | * Check if all actions needed to safely power down this cpu have |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 156 | * successfully completed. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 157 | */ |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 158 | if (rc == PSCI_E_SUCCESS) { |
| 159 | /* |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 160 | * Set the affinity info state to OFF. When caches are disabled, |
| 161 | * this writes directly to main memory, so cache maintenance is |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 162 | * required to ensure that later cached reads of aff_info_state |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 163 | * return AFF_STATE_OFF. A dsbish() ensures ordering of the |
Soby Mathew | ca37050 | 2016-01-26 11:47:53 +0000 | [diff] [blame] | 164 | * update to the affinity info state prior to cache line |
| 165 | * invalidation. |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 166 | */ |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 167 | psci_flush_cpu_data(psci_svc_cpu_data.aff_info_state); |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 168 | psci_set_aff_info_state(AFF_STATE_OFF); |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 169 | psci_dsbish(); |
| 170 | psci_inv_cpu_data(psci_svc_cpu_data.aff_info_state); |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 171 | |
dp-arm | 3cac786 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 172 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 173 | |
| 174 | /* |
| 175 | * Update the timestamp with cache off. We assume this |
| 176 | * timestamp can only be read from the current CPU and the |
| 177 | * timestamp cache line will be flushed before return to |
| 178 | * normal world on wakeup. |
| 179 | */ |
| 180 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 181 | RT_INSTR_ENTER_HW_LOW_PWR, |
| 182 | PMF_NO_CACHE_MAINT); |
| 183 | #endif |
| 184 | |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 185 | if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL) { |
Soby Mathew | 6a81641 | 2016-04-27 14:46:28 +0100 | [diff] [blame] | 186 | /* This function must not return */ |
| 187 | psci_plat_pm_ops->pwr_domain_pwr_down_wfi(&state_info); |
| 188 | } else { |
| 189 | /* |
| 190 | * Enter a wfi loop which will allow the power |
| 191 | * controller to physically power down this cpu. |
| 192 | */ |
| 193 | psci_power_down_wfi(); |
| 194 | } |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 195 | } |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 196 | |
| 197 | return rc; |
| 198 | } |