Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Manish V Badarkhe | 5a4f9b8 | 2023-04-30 09:25:15 +0100 | [diff] [blame] | 2 | * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 6 | #ifndef ARM_DEF_H |
| 7 | #define ARM_DEF_H |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 8 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <arch.h> |
| 10 | #include <common/interrupt_props.h> |
| 11 | #include <common/tbbr/tbbr_img_def.h> |
| 12 | #include <drivers/arm/gic_common.h> |
| 13 | #include <lib/utils_def.h> |
| 14 | #include <lib/xlat_tables/xlat_tables_defs.h> |
Manish V Badarkhe | 5586151 | 2020-03-27 13:25:51 +0000 | [diff] [blame] | 15 | #include <plat/arm/common/smccc_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <plat/common/common_def.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 17 | |
| 18 | /****************************************************************************** |
| 19 | * Definitions common to all ARM standard platforms |
| 20 | *****************************************************************************/ |
| 21 | |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 22 | /* |
laurenw-arm | 055199b | 2022-10-28 11:26:32 -0500 | [diff] [blame] | 23 | * Root of trust key lengths |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 24 | */ |
| 25 | #define ARM_ROTPK_HEADER_LEN 19 |
| 26 | #define ARM_ROTPK_HASH_LEN 32 |
| 27 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 28 | /* Special value used to verify platform parameters from BL2 to BL31 */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 29 | #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 30 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 31 | #define ARM_SYSTEM_COUNT U(1) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 32 | |
| 33 | #define ARM_CACHE_WRITEBACK_SHIFT 6 |
| 34 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The |
| 37 | * power levels have a 1:1 mapping with the MPIDR affinity levels. |
| 38 | */ |
| 39 | #define ARM_PWR_LVL0 MPIDR_AFFLVL0 |
| 40 | #define ARM_PWR_LVL1 MPIDR_AFFLVL1 |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 41 | #define ARM_PWR_LVL2 MPIDR_AFFLVL2 |
Chandni Cherukuri | 9ec4a11 | 2018-10-16 14:42:19 +0530 | [diff] [blame] | 42 | #define ARM_PWR_LVL3 MPIDR_AFFLVL3 |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * Macros for local power states in ARM platforms encoded by State-ID field |
| 46 | * within the power-state parameter. |
| 47 | */ |
| 48 | /* Local power state for power domains in Run state. */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 49 | #define ARM_LOCAL_STATE_RUN U(0) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 50 | /* Local power state for retention. Valid only for CPU power domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 51 | #define ARM_LOCAL_STATE_RET U(1) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 52 | /* Local power state for OFF/power-down. Valid for CPU and cluster power |
| 53 | domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 54 | #define ARM_LOCAL_STATE_OFF U(2) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 55 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 56 | /* Memory location options for TSP */ |
| 57 | #define ARM_TRUSTED_SRAM_ID 0 |
| 58 | #define ARM_TRUSTED_DRAM_ID 1 |
| 59 | #define ARM_DRAM_ID 2 |
| 60 | |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 61 | #ifdef PLAT_ARM_TRUSTED_SRAM_BASE |
laurenw-arm | 7c7b198 | 2020-10-21 13:34:40 -0500 | [diff] [blame] | 62 | #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE |
| 63 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 64 | #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 65 | #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */ |
laurenw-arm | 7c7b198 | 2020-10-21 13:34:40 -0500 | [diff] [blame] | 66 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 67 | #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 68 | #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 69 | |
| 70 | /* The remaining Trusted SRAM is used to load the BL images */ |
| 71 | #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ |
| 72 | ARM_SHARED_RAM_SIZE) |
| 73 | #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ |
| 74 | ARM_SHARED_RAM_SIZE) |
| 75 | |
| 76 | /* |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 77 | * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as |
| 78 | * follows: |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 79 | * - SCP TZC DRAM: If present, DRAM reserved for SCP use |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 80 | * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled |
| 81 | * - REALM DRAM: Reserved for Realm world if RME is enabled |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 82 | * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 83 | * - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 84 | * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 85 | * |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 86 | * RME enabled(64MB) RME not enabled(16MB) |
| 87 | * -------------------- ------------------- |
| 88 | * | | | | |
| 89 | * | AP TZC (~28MB) | | AP TZC (~14MB) | |
| 90 | * -------------------- ------------------- |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 91 | * | Event Log | | Event Log | |
| 92 | * | (4KB) | | (4KB) | |
| 93 | * -------------------- ------------------- |
| 94 | * | REALM (RMM) | | | |
| 95 | * | (32MB - 4KB) | | EL3 TZC (2MB) | |
| 96 | * -------------------- ------------------- |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 97 | * | | | | |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 98 | * | TF-A <-> RMM | | SCP TZC | |
| 99 | * | SHARED (4KB) | 0xFFFF_FFFF------------------- |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 100 | * -------------------- |
| 101 | * | | |
| 102 | * | EL3 TZC (3MB) | |
| 103 | * -------------------- |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 104 | * | L1 GPT + SCP TZC | |
| 105 | * | (~1MB) | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 106 | * 0xFFFF_FFFF -------------------- |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 107 | */ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 108 | #if ENABLE_RME |
| 109 | #define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */ |
| 110 | /* |
| 111 | * Define a region within the TZC secured DRAM for use by EL3 runtime |
| 112 | * firmware. This region is meant to be NOLOAD and will not be zero |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 113 | * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 114 | * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise. |
| 115 | */ |
| 116 | #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */ |
| 117 | #define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */ |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 118 | /* 32MB - ARM_EL3_RMM_SHARED_SIZE */ |
| 119 | #define ARM_REALM_SIZE (UL(0x02000000) - \ |
| 120 | ARM_EL3_RMM_SHARED_SIZE) |
| 121 | #define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 122 | #else |
| 123 | #define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */ |
| 124 | #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */ |
| 125 | #define ARM_L1_GPT_SIZE UL(0) |
| 126 | #define ARM_REALM_SIZE UL(0) |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 127 | #define ARM_EL3_RMM_SHARED_SIZE UL(0) |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 128 | #endif /* ENABLE_RME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 129 | |
| 130 | #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 131 | ARM_DRAM1_SIZE - \ |
| 132 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 133 | ARM_L1_GPT_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 134 | #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE |
| 135 | #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 136 | ARM_SCP_TZC_DRAM1_SIZE - 1U) |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 137 | |
| 138 | # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ |
| 139 | MEASURED_BOOT |
| 140 | #define ARM_EVENT_LOG_DRAM1_SIZE UL(0x00001000) /* 4KB */ |
| 141 | |
| 142 | #if ENABLE_RME |
| 143 | #define ARM_EVENT_LOG_DRAM1_BASE (ARM_REALM_BASE - \ |
| 144 | ARM_EVENT_LOG_DRAM1_SIZE) |
| 145 | #else |
| 146 | #define ARM_EVENT_LOG_DRAM1_BASE (ARM_EL3_TZC_DRAM1_BASE - \ |
| 147 | ARM_EVENT_LOG_DRAM1_SIZE) |
| 148 | #endif /* ENABLE_RME */ |
| 149 | #define ARM_EVENT_LOG_DRAM1_END (ARM_EVENT_LOG_DRAM1_BASE + \ |
| 150 | ARM_EVENT_LOG_DRAM1_SIZE - \ |
| 151 | 1U) |
| 152 | #else |
| 153 | #define ARM_EVENT_LOG_DRAM1_SIZE UL(0) |
| 154 | #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ |
| 155 | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 156 | #if ENABLE_RME |
| 157 | #define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \ |
| 158 | ARM_DRAM1_SIZE - \ |
| 159 | ARM_L1_GPT_SIZE) |
| 160 | #define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \ |
| 161 | ARM_L1_GPT_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 162 | |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 163 | #define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \ |
| 164 | ARM_REALM_SIZE) |
| 165 | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 166 | #define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U) |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 167 | |
| 168 | #define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \ |
| 169 | ARM_DRAM1_SIZE - \ |
| 170 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 171 | ARM_L1_GPT_SIZE + \ |
| 172 | ARM_EL3_RMM_SHARED_SIZE + \ |
| 173 | ARM_EL3_TZC_DRAM1_SIZE)) |
| 174 | |
| 175 | #define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \ |
| 176 | ARM_EL3_RMM_SHARED_SIZE - 1U) |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 177 | #endif /* ENABLE_RME */ |
| 178 | |
| 179 | #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \ |
| 180 | ARM_EL3_TZC_DRAM1_SIZE) |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 181 | #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 182 | ARM_EL3_TZC_DRAM1_SIZE - 1U) |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 183 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 184 | #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 185 | ARM_DRAM1_SIZE - \ |
| 186 | ARM_TZC_DRAM1_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 187 | #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 188 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 189 | ARM_EL3_TZC_DRAM1_SIZE + \ |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 190 | ARM_EL3_RMM_SHARED_SIZE + \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 191 | ARM_REALM_SIZE + \ |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 192 | ARM_L1_GPT_SIZE + \ |
| 193 | ARM_EVENT_LOG_DRAM1_SIZE)) |
| 194 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 195 | #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 196 | ARM_AP_TZC_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 197 | |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 198 | /* Define the Access permissions for Secure peripherals to NS_DRAM */ |
| 199 | #if ARM_CRYPTOCELL_INTEG |
| 200 | /* |
| 201 | * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. |
| 202 | * This is required by CryptoCell to authenticate BL33 which is loaded |
| 203 | * into the Non Secure DDR. |
| 204 | */ |
| 205 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD |
| 206 | #else |
| 207 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE |
| 208 | #endif |
| 209 | |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 210 | #ifdef SPD_opteed |
| 211 | /* |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 212 | * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to |
| 213 | * load/authenticate the trusted os extra image. The first 512KB of |
| 214 | * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading |
| 215 | * for OPTEE is paged image which only include the paging part using |
| 216 | * virtual memory but without "init" data. OPTEE will copy the "init" data |
| 217 | * (from pager image) to the first 512KB of TZC_DRAM, and then copy the |
| 218 | * extra image behind the "init" data. |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 219 | */ |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 220 | #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
| 221 | ARM_AP_TZC_DRAM1_SIZE - \ |
| 222 | ARM_OPTEE_PAGEABLE_LOAD_SIZE) |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 223 | #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 224 | #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ |
| 225 | ARM_OPTEE_PAGEABLE_LOAD_BASE, \ |
| 226 | ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ |
| 227 | MT_MEMORY | MT_RW | MT_SECURE) |
Soby Mathew | 874fc9e | 2017-09-01 13:43:50 +0100 | [diff] [blame] | 228 | |
| 229 | /* |
| 230 | * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging |
| 231 | * support is enabled). |
| 232 | */ |
| 233 | #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ |
| 234 | BL32_BASE, \ |
| 235 | BL32_LIMIT - BL32_BASE, \ |
| 236 | MT_MEMORY | MT_RW | MT_SECURE) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 237 | #endif /* SPD_opteed */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 238 | |
| 239 | #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE |
| 240 | #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ |
| 241 | ARM_TZC_DRAM1_SIZE) |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 242 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 243 | #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 244 | ARM_NS_DRAM1_SIZE - 1U) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 245 | #ifdef PLAT_ARM_DRAM1_BASE |
laurenw-arm | 7c7b198 | 2020-10-21 13:34:40 -0500 | [diff] [blame] | 246 | #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE |
| 247 | #else |
Sandrine Bailleux | 6c32fc7 | 2018-10-31 14:28:17 +0100 | [diff] [blame] | 248 | #define ARM_DRAM1_BASE ULL(0x80000000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 249 | #endif /* PLAT_ARM_DRAM1_BASE */ |
laurenw-arm | 7c7b198 | 2020-10-21 13:34:40 -0500 | [diff] [blame] | 250 | |
Sandrine Bailleux | 6c32fc7 | 2018-10-31 14:28:17 +0100 | [diff] [blame] | 251 | #define ARM_DRAM1_SIZE ULL(0x80000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 252 | #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 253 | ARM_DRAM1_SIZE - 1U) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 254 | |
Sami Mujawar | a43ae7c | 2019-05-09 13:35:02 +0100 | [diff] [blame] | 255 | #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 256 | #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE |
| 257 | #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ |
Alexei Fedorov | c717617 | 2020-07-13 12:11:05 +0100 | [diff] [blame] | 258 | ARM_DRAM2_SIZE - 1U) |
AlexeiFedorov | 8e754f9 | 2022-12-14 17:28:11 +0000 | [diff] [blame] | 259 | /* Number of DRAM banks */ |
AlexeiFedorov | 334d235 | 2022-12-29 15:57:40 +0000 | [diff] [blame] | 260 | #define ARM_DRAM_NUM_BANKS 2UL |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 261 | |
| 262 | #define ARM_IRQ_SEC_PHY_TIMER 29 |
| 263 | |
| 264 | #define ARM_IRQ_SEC_SGI_0 8 |
| 265 | #define ARM_IRQ_SEC_SGI_1 9 |
| 266 | #define ARM_IRQ_SEC_SGI_2 10 |
| 267 | #define ARM_IRQ_SEC_SGI_3 11 |
| 268 | #define ARM_IRQ_SEC_SGI_4 12 |
| 269 | #define ARM_IRQ_SEC_SGI_5 13 |
| 270 | #define ARM_IRQ_SEC_SGI_6 14 |
| 271 | #define ARM_IRQ_SEC_SGI_7 15 |
| 272 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 273 | /* |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 274 | * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 |
| 275 | * terminology. On a GICv2 system or mode, the lists will be merged and treated |
| 276 | * as Group 0 interrupts. |
| 277 | */ |
| 278 | #define ARM_G1S_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 279 | INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 280 | GIC_INTR_CFG_LEVEL), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 281 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 282 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 283 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 284 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 285 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 286 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 287 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 288 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 289 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 290 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 291 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 292 | GIC_INTR_CFG_EDGE) |
| 293 | |
| 294 | #define ARM_G0_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 295 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 296 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 297 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 298 | GIC_INTR_CFG_EDGE) |
| 299 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 300 | #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ |
| 301 | ARM_SHARED_RAM_BASE, \ |
| 302 | ARM_SHARED_RAM_SIZE, \ |
| 303 | MT_DEVICE | MT_RW | EL3_PAS) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 304 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 305 | #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ |
| 306 | ARM_NS_DRAM1_BASE, \ |
| 307 | ARM_NS_DRAM1_SIZE, \ |
| 308 | MT_MEMORY | MT_RW | MT_NS) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 309 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 310 | #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ |
| 311 | ARM_DRAM2_BASE, \ |
| 312 | ARM_DRAM2_SIZE, \ |
| 313 | MT_MEMORY | MT_RW | MT_NS) |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 314 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 315 | #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ |
| 316 | TSP_SEC_MEM_BASE, \ |
| 317 | TSP_SEC_MEM_SIZE, \ |
| 318 | MT_MEMORY | MT_RW | MT_SECURE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 319 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 320 | #if ARM_BL31_IN_DRAM |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 321 | #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ |
| 322 | BL31_BASE, \ |
| 323 | PLAT_ARM_MAX_BL31_SIZE, \ |
| 324 | MT_MEMORY | MT_RW | MT_SECURE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 325 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 326 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 327 | #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ |
| 328 | ARM_EL3_TZC_DRAM1_BASE, \ |
| 329 | ARM_EL3_TZC_DRAM1_SIZE, \ |
| 330 | MT_MEMORY | MT_RW | EL3_PAS) |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 331 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 332 | #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ |
| 333 | PLAT_ARM_TRUSTED_DRAM_BASE, \ |
| 334 | PLAT_ARM_TRUSTED_DRAM_SIZE, \ |
| 335 | MT_MEMORY | MT_RW | MT_SECURE) |
Manish V Badarkhe | b65ae4e | 2022-12-12 10:14:25 +0000 | [diff] [blame] | 336 | |
| 337 | # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ |
| 338 | MEASURED_BOOT |
| 339 | #define ARM_MAP_EVENT_LOG_DRAM1 \ |
| 340 | MAP_REGION_FLAT( \ |
| 341 | ARM_EVENT_LOG_DRAM1_BASE, \ |
| 342 | ARM_EVENT_LOG_DRAM1_SIZE, \ |
| 343 | MT_MEMORY | MT_RW | MT_SECURE) |
| 344 | #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 345 | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 346 | #if ENABLE_RME |
Soby Mathew | 0338e9e | 2022-07-06 16:01:40 +0100 | [diff] [blame] | 347 | /* |
| 348 | * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block. |
| 349 | * Else we end up requiring more pagetables in BL2 for ROMLIB build. |
| 350 | */ |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 351 | #define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \ |
| 352 | PLAT_ARM_RMM_BASE, \ |
Soby Mathew | 0338e9e | 2022-07-06 16:01:40 +0100 | [diff] [blame] | 353 | (PLAT_ARM_RMM_SIZE + \ |
| 354 | ARM_EL3_RMM_SHARED_SIZE), \ |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 355 | MT_MEMORY | MT_RW | MT_REALM) |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 356 | |
| 357 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 358 | #define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \ |
| 359 | ARM_L1_GPT_ADDR_BASE, \ |
| 360 | ARM_L1_GPT_SIZE, \ |
| 361 | MT_MEMORY | MT_RW | EL3_PAS) |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 362 | |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 363 | #define ARM_MAP_EL3_RMM_SHARED_MEM \ |
| 364 | MAP_REGION_FLAT( \ |
| 365 | ARM_EL3_RMM_SHARED_BASE, \ |
| 366 | ARM_EL3_RMM_SHARED_SIZE, \ |
| 367 | MT_MEMORY | MT_RW | MT_REALM) |
| 368 | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 369 | #endif /* ENABLE_RME */ |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 370 | |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 371 | /* |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 372 | * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to |
| 373 | * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides |
| 374 | * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order |
| 375 | * to be able to access the heap. |
| 376 | */ |
| 377 | #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ |
| 378 | BL1_RW_BASE, \ |
| 379 | BL1_RW_LIMIT - BL1_RW_BASE, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 380 | MT_MEMORY | MT_RW | EL3_PAS) |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 381 | |
| 382 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 383 | * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section |
| 384 | * otherwise one region is defined containing both. |
| 385 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 386 | #if SEPARATE_CODE_AND_RODATA |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 387 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 388 | BL_CODE_BASE, \ |
| 389 | BL_CODE_END - BL_CODE_BASE, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 390 | MT_CODE | EL3_PAS), \ |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 391 | MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 392 | BL_RO_DATA_BASE, \ |
| 393 | BL_RO_DATA_END \ |
| 394 | - BL_RO_DATA_BASE, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 395 | MT_RO_DATA | EL3_PAS) |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 396 | #else |
| 397 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
| 398 | BL_CODE_BASE, \ |
| 399 | BL_CODE_END - BL_CODE_BASE, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 400 | MT_CODE | EL3_PAS) |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 401 | #endif |
| 402 | #if USE_COHERENT_MEM |
| 403 | #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ |
| 404 | BL_COHERENT_RAM_BASE, \ |
| 405 | BL_COHERENT_RAM_END \ |
| 406 | - BL_COHERENT_RAM_BASE, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 407 | MT_DEVICE | MT_RW | EL3_PAS) |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 408 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 409 | #if USE_ROMLIB |
| 410 | #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ |
| 411 | ROMLIB_RO_BASE, \ |
| 412 | ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 413 | MT_CODE | EL3_PAS) |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 414 | |
| 415 | #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ |
| 416 | ROMLIB_RW_BASE, \ |
| 417 | ROMLIB_RW_END - ROMLIB_RW_BASE,\ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 418 | MT_MEMORY | MT_RW | EL3_PAS) |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 419 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 420 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 421 | /* |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 422 | * Map mem_protect flash region with read and write permissions |
| 423 | */ |
| 424 | #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ |
| 425 | V2M_FLASH_BLOCK_SIZE, \ |
| 426 | MT_DEVICE | MT_RW | MT_SECURE) |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 427 | /* |
| 428 | * Map the region for device tree configuration with read and write permissions |
| 429 | */ |
| 430 | #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ |
| 431 | (ARM_FW_CONFIGS_LIMIT \ |
| 432 | - ARM_BL_RAM_BASE), \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 433 | MT_MEMORY | MT_RW | EL3_PAS) |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 434 | /* |
| 435 | * Map L0_GPT with read and write permissions |
| 436 | */ |
| 437 | #if ENABLE_RME |
| 438 | #define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \ |
| 439 | ARM_L0_GPT_SIZE, \ |
| 440 | MT_MEMORY | MT_RW | MT_ROOT) |
| 441 | #endif |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 442 | |
| 443 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 444 | * The max number of regions like RO(code), coherent and data required by |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 445 | * different BL stages which need to be mapped in the MMU. |
| 446 | */ |
Manish V Badarkhe | fc0b853 | 2022-02-22 14:45:43 +0000 | [diff] [blame] | 447 | #define ARM_BL_REGIONS 7 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 448 | |
| 449 | #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ |
| 450 | ARM_BL_REGIONS) |
| 451 | |
| 452 | /* Memory mapped Generic timer interfaces */ |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 453 | #ifdef PLAT_ARM_SYS_CNTCTL_BASE |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 454 | #define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 455 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 456 | #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 457 | #endif |
| 458 | |
| 459 | #ifdef PLAT_ARM_SYS_CNTREAD_BASE |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 460 | #define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 461 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 462 | #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 463 | #endif |
| 464 | |
| 465 | #ifdef PLAT_ARM_SYS_TIMCTL_BASE |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 466 | #define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 467 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 468 | #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 469 | #endif |
| 470 | |
| 471 | #ifdef PLAT_ARM_SYS_CNT_BASE_S |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 472 | #define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 473 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 474 | #define ARM_SYS_CNT_BASE_S UL(0x2a820000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 475 | #endif |
| 476 | |
| 477 | #ifdef PLAT_ARM_SYS_CNT_BASE_NS |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 478 | #define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 479 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 480 | #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 481 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 482 | |
| 483 | #define ARM_CONSOLE_BAUDRATE 115200 |
| 484 | |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 485 | /* Trusted Watchdog constants */ |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 486 | #ifdef PLAT_ARM_SP805_TWDG_BASE |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 487 | #define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 488 | #else |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 489 | #define ARM_SP805_TWDG_BASE UL(0x2a490000) |
Gary Morrison | 3d7f654 | 2021-01-27 13:08:47 -0600 | [diff] [blame] | 490 | #endif |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 491 | #define ARM_SP805_TWDG_CLK_HZ 32768 |
| 492 | /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 |
| 493 | * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ |
| 494 | #define ARM_TWDG_TIMEOUT_SEC 128 |
| 495 | #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ |
| 496 | ARM_TWDG_TIMEOUT_SEC) |
| 497 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 498 | /****************************************************************************** |
| 499 | * Required platform porting definitions common to all ARM standard platforms |
| 500 | *****************************************************************************/ |
| 501 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 502 | /* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 503 | * This macro defines the deepest retention state possible. A higher state |
| 504 | * id will represent an invalid or a power down state. |
| 505 | */ |
| 506 | #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET |
| 507 | |
| 508 | /* |
| 509 | * This macro defines the deepest power down states possible. Any state ID |
| 510 | * higher than this is invalid. |
| 511 | */ |
| 512 | #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF |
| 513 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 514 | /* |
| 515 | * Some data must be aligned on the biggest cache line size in the platform. |
| 516 | * This is known only to the platform as it might have a combination of |
| 517 | * integrated and external caches. |
| 518 | */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 519 | #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 520 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 521 | /* |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 522 | * To enable FW_CONFIG to be loaded by BL1, define the corresponding base |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 523 | * and limit. Leave enough space of BL2 meminfo. |
| 524 | */ |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 525 | #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) |
Manish V Badarkhe | 0bafa82 | 2020-06-29 11:14:07 +0100 | [diff] [blame] | 526 | #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ |
| 527 | + (PAGE_SIZE / 2U)) |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 528 | |
| 529 | /* |
| 530 | * Boot parameters passed from BL2 to BL31/BL32 are stored here |
| 531 | */ |
Manish V Badarkhe | 0bafa82 | 2020-06-29 11:14:07 +0100 | [diff] [blame] | 532 | #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) |
| 533 | #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ |
| 534 | + (PAGE_SIZE / 2U)) |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 535 | |
| 536 | /* |
| 537 | * Define limit of firmware configuration memory: |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 538 | * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 539 | */ |
Manish V Badarkhe | bd30506 | 2023-06-27 11:29:34 +0100 | [diff] [blame] | 540 | #define ARM_FW_CONFIGS_SIZE (PAGE_SIZE * 2) |
| 541 | #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + ARM_FW_CONFIGS_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 542 | |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 543 | #if ENABLE_RME |
| 544 | /* |
| 545 | * Store the L0 GPT on Trusted SRAM next to firmware |
| 546 | * configuration memory, 4KB aligned. |
| 547 | */ |
| 548 | #define ARM_L0_GPT_SIZE (PAGE_SIZE) |
| 549 | #define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT) |
| 550 | #define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE) |
| 551 | #else |
| 552 | #define ARM_L0_GPT_SIZE U(0) |
| 553 | #endif |
| 554 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 555 | /******************************************************************************* |
| 556 | * BL1 specific defines. |
| 557 | * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of |
| 558 | * addresses. |
| 559 | ******************************************************************************/ |
| 560 | #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 561 | #ifdef PLAT_BL1_RO_LIMIT |
| 562 | #define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT |
| 563 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 564 | #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 565 | + (PLAT_ARM_TRUSTED_ROM_SIZE - \ |
| 566 | PLAT_ARM_MAX_ROMLIB_RO_SIZE)) |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 567 | #endif |
| 568 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 569 | /* |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 570 | * Put BL1 RW at the top of the Trusted SRAM. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 571 | */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 572 | #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ |
| 573 | ARM_BL_RAM_SIZE - \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 574 | (PLAT_ARM_MAX_BL1_RW_SIZE +\ |
| 575 | PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 576 | #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ |
| 577 | (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 578 | |
| 579 | #define ROMLIB_RO_BASE BL1_RO_LIMIT |
| 580 | #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) |
| 581 | |
| 582 | #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) |
| 583 | #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 584 | |
| 585 | /******************************************************************************* |
| 586 | * BL2 specific defines. |
| 587 | ******************************************************************************/ |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 588 | #if RESET_TO_BL2 |
Manish V Badarkhe | 103569f | 2022-06-13 18:23:01 +0100 | [diff] [blame] | 589 | #if ENABLE_PIE |
| 590 | /* |
| 591 | * As the BL31 image size appears to be increased when built with the ENABLE_PIE |
| 592 | * option, set BL2 base address to have enough space for BL31 in Trusted SRAM. |
| 593 | */ |
Olivier Deprez | d66c3ad | 2023-09-04 14:24:07 +0200 | [diff] [blame] | 594 | #define BL2_OFFSET (0x5000) |
Manish V Badarkhe | 103569f | 2022-06-13 18:23:01 +0100 | [diff] [blame] | 595 | #else |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 596 | /* Put BL2 towards the middle of the Trusted SRAM */ |
Olivier Deprez | d66c3ad | 2023-09-04 14:24:07 +0200 | [diff] [blame] | 597 | #define BL2_OFFSET (0x2000) |
Manish V Badarkhe | 103569f | 2022-06-13 18:23:01 +0100 | [diff] [blame] | 598 | #endif /* ENABLE_PIE */ |
Olivier Deprez | d66c3ad | 2023-09-04 14:24:07 +0200 | [diff] [blame] | 599 | |
| 600 | #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ |
| 601 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ |
| 602 | BL2_OFFSET) |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 603 | #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 604 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 605 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 606 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 607 | * Put BL2 just below BL1. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 608 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 609 | #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) |
| 610 | #define BL2_LIMIT BL1_RW_BASE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 611 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 612 | |
| 613 | /******************************************************************************* |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 614 | * BL31 specific defines. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 615 | ******************************************************************************/ |
Madhukar Pappireddy | d741944 | 2020-01-27 15:38:26 -0600 | [diff] [blame] | 616 | #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 617 | /* |
| 618 | * Put BL31 at the bottom of TZC secured DRAM |
| 619 | */ |
| 620 | #define BL31_BASE ARM_AP_TZC_DRAM1_BASE |
| 621 | #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
| 622 | PLAT_ARM_MAX_BL31_SIZE) |
Madhukar Pappireddy | d741944 | 2020-01-27 15:38:26 -0600 | [diff] [blame] | 623 | /* |
| 624 | * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. |
| 625 | * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. |
| 626 | */ |
| 627 | #if SEPARATE_NOBITS_REGION |
| 628 | #define BL31_NOBITS_BASE BL2_BASE |
| 629 | #define BL31_NOBITS_LIMIT BL2_LIMIT |
| 630 | #endif /* SEPARATE_NOBITS_REGION */ |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 631 | #elif (RESET_TO_BL31) |
Manish Pandey | 2207e93 | 2019-11-06 13:17:46 +0000 | [diff] [blame] | 632 | /* Ensure Position Independent support (PIE) is enabled for this config.*/ |
| 633 | # if !ENABLE_PIE |
| 634 | # error "BL31 must be a PIE if RESET_TO_BL31=1." |
| 635 | #endif |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 636 | /* |
Soby Mathew | 68e6928 | 2018-12-12 14:13:52 +0000 | [diff] [blame] | 637 | * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 638 | * used for building BL31 and not used for loading BL31. |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 639 | */ |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 640 | # define BL31_BASE 0x0 |
| 641 | # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 642 | #else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 643 | /* Put BL31 below BL2 in the Trusted SRAM.*/ |
| 644 | #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 645 | - PLAT_ARM_MAX_BL31_SIZE) |
| 646 | #define BL31_PROGBITS_LIMIT BL2_BASE |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 647 | /* |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 648 | * For RESET_TO_BL2 make sure the BL31 can grow up until BL2_BASE. |
| 649 | * This is because in the RESET_TO_BL2 configuration, |
| 650 | * BL2 is always resident. |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 651 | */ |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 652 | #if RESET_TO_BL2 |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 653 | #define BL31_LIMIT BL2_BASE |
| 654 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 655 | #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 656 | #endif |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 657 | #endif |
| 658 | |
| 659 | /****************************************************************************** |
| 660 | * RMM specific defines |
| 661 | *****************************************************************************/ |
| 662 | #if ENABLE_RME |
| 663 | #define RMM_BASE (ARM_REALM_BASE) |
| 664 | #define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE) |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 665 | #define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE) |
| 666 | #define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE) |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 667 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 668 | |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 669 | #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 670 | /******************************************************************************* |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 671 | * BL32 specific defines for EL3 runtime in AArch32 mode |
| 672 | ******************************************************************************/ |
| 673 | # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 674 | /* Ensure Position Independent support (PIE) is enabled for this config.*/ |
| 675 | # if !ENABLE_PIE |
| 676 | # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." |
| 677 | #endif |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 678 | /* |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 679 | * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely |
| 680 | * used for building BL32 and not used for loading BL32. |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 681 | */ |
Manish Pandey | 928da86 | 2021-06-10 15:22:48 +0100 | [diff] [blame] | 682 | # define BL32_BASE 0x0 |
| 683 | # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 684 | # else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 685 | /* Put BL32 below BL2 in the Trusted SRAM.*/ |
| 686 | # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 687 | - PLAT_ARM_MAX_BL32_SIZE) |
| 688 | # define BL32_PROGBITS_LIMIT BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 689 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 690 | # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ |
| 691 | |
| 692 | #else |
| 693 | /******************************************************************************* |
| 694 | * BL32 specific defines for EL3 runtime in AArch64 mode |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 695 | ******************************************************************************/ |
| 696 | /* |
| 697 | * On ARM standard platforms, the TSP can execute from Trusted SRAM, |
| 698 | * Trusted DRAM (if available) or the DRAM region secured by the TrustZone |
| 699 | * controller. |
| 700 | */ |
Marc Bonnici | f586700 | 2021-12-20 10:53:52 +0000 | [diff] [blame] | 701 | # if SPM_MM || SPMC_AT_EL3 |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 702 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 703 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
| 704 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 705 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 706 | ARM_AP_TZC_DRAM1_SIZE) |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 707 | # elif defined(SPD_spmd) |
| 708 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 709 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
Arunachalam Ganapathy | 40618cf | 2020-07-27 13:51:30 +0100 | [diff] [blame] | 710 | # define BL32_BASE PLAT_ARM_SPMC_BASE |
| 711 | # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ |
| 712 | PLAT_ARM_SPMC_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 713 | # elif ARM_BL31_IN_DRAM |
| 714 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 715 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 716 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 717 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 718 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 719 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 720 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 721 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 722 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID |
| 723 | # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE |
| 724 | # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 725 | # define TSP_PROGBITS_LIMIT BL31_BASE |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 726 | # define BL32_BASE ARM_FW_CONFIGS_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 727 | # define BL32_LIMIT BL31_BASE |
| 728 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID |
| 729 | # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 730 | # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE |
| 731 | # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 732 | # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ |
Manish V Badarkhe | 5a4f9b8 | 2023-04-30 09:25:15 +0100 | [diff] [blame] | 733 | + SZ_4M) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 734 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID |
| 735 | # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE |
| 736 | # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE |
| 737 | # define BL32_BASE ARM_AP_TZC_DRAM1_BASE |
| 738 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 739 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 740 | # else |
| 741 | # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" |
| 742 | # endif |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 743 | #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 744 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 745 | /* |
| 746 | * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no |
Marc Bonnici | f586700 | 2021-12-20 10:53:52 +0000 | [diff] [blame] | 747 | * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be |
| 748 | * used as BL32. |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 749 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 750 | #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME |
Marc Bonnici | f586700 | 2021-12-20 10:53:52 +0000 | [diff] [blame] | 751 | # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3 |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 752 | # undef BL32_BASE |
Marc Bonnici | f586700 | 2021-12-20 10:53:52 +0000 | [diff] [blame] | 753 | # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 754 | #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ |
Antonio Nino Diaz | e4fa370 | 2016-04-05 11:38:49 +0100 | [diff] [blame] | 755 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 756 | /******************************************************************************* |
| 757 | * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. |
| 758 | ******************************************************************************/ |
| 759 | #define BL2U_BASE BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 760 | #define BL2U_LIMIT BL2_LIMIT |
| 761 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 762 | #define NS_BL2U_BASE ARM_NS_DRAM1_BASE |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 763 | #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 764 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 765 | /* |
| 766 | * ID of the secure physical generic timer interrupt used by the TSP. |
| 767 | */ |
| 768 | #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER |
| 769 | |
| 770 | |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 771 | /* |
| 772 | * One cache line needed for bakery locks on ARM platforms |
| 773 | */ |
| 774 | #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) |
| 775 | |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 776 | /* Priority levels for ARM platforms */ |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 777 | #if ENABLE_FEAT_RAS && FFH_SUPPORT |
Jeenu Viswambharan | a5b5b8d | 2018-02-06 12:21:39 +0000 | [diff] [blame] | 778 | #define PLAT_RAS_PRI 0x10 |
Omkar Anand Kulkarni | 014ae05 | 2023-06-22 19:35:59 +0530 | [diff] [blame] | 779 | #endif |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 780 | #define PLAT_SDEI_CRITICAL_PRI 0x60 |
| 781 | #define PLAT_SDEI_NORMAL_PRI 0x70 |
| 782 | |
Omkar Anand Kulkarni | bc20432 | 2023-07-21 14:29:49 +0530 | [diff] [blame] | 783 | /* CPU Fault Handling Interrupt(FHI) PPI interrupt ID */ |
| 784 | #define PLAT_CORE_FAULT_IRQ 17 |
| 785 | |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 786 | /* ARM platforms use 3 upper bits of secure interrupt priority */ |
Sandeep Tripathy | 1c47839 | 2020-08-12 18:42:13 +0530 | [diff] [blame] | 787 | #define PLAT_PRI_BITS 3 |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 788 | |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 789 | /* SGI used for SDEI signalling */ |
| 790 | #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 |
| 791 | |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 792 | #if SDEI_IN_FCONF |
| 793 | /* ARM SDEI dynamic private event max count */ |
| 794 | #define ARM_SDEI_DP_EVENT_MAX_CNT 3 |
| 795 | |
| 796 | /* ARM SDEI dynamic shared event max count */ |
| 797 | #define ARM_SDEI_DS_EVENT_MAX_CNT 3 |
| 798 | #else |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 799 | /* ARM SDEI dynamic private event numbers */ |
| 800 | #define ARM_SDEI_DP_EVENT_0 1000 |
| 801 | #define ARM_SDEI_DP_EVENT_1 1001 |
| 802 | #define ARM_SDEI_DP_EVENT_2 1002 |
| 803 | |
| 804 | /* ARM SDEI dynamic shared event numbers */ |
| 805 | #define ARM_SDEI_DS_EVENT_0 2000 |
| 806 | #define ARM_SDEI_DS_EVENT_1 2001 |
| 807 | #define ARM_SDEI_DS_EVENT_2 2002 |
| 808 | |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 809 | #define ARM_SDEI_PRIVATE_EVENTS \ |
| 810 | SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ |
| 811 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 812 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 813 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 814 | |
| 815 | #define ARM_SDEI_SHARED_EVENTS \ |
| 816 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 817 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 818 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 819 | #endif /* SDEI_IN_FCONF */ |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 820 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 821 | #endif /* ARM_DEF_H */ |