blob: 9eb66ed8489fd4c3fb4bbba5129ec0ee05d392fe [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
johpow01fa59c6f2020-10-02 13:41:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stdbool.h>
9#include <string.h>
10
11#include <platform_def.h>
12
Achin Gupta27b895e2014-05-04 18:38:28 +010013#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000014#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010015#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/interrupt_mgmt.h>
17#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010018#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/el3_runtime/pubsub_events.h>
21#include <lib/extensions/amu.h>
22#include <lib/extensions/mpam.h>
23#include <lib/extensions/spe.h>
24#include <lib/extensions/sve.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010025#include <lib/extensions/trbe.h>
johpow013e24c162020-04-22 14:05:13 -050026#include <lib/extensions/twed.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000027#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000028
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +010029static void enable_extensions_secure(cpu_context_t *ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +000030
31/*******************************************************************************
32 * Context management library initialisation routine. This library is used by
33 * runtime services to share pointers to 'cpu_context' structures for the secure
34 * and non-secure states. Management of the structures and their associated
35 * memory is not done by the context management library e.g. the PSCI service
36 * manages the cpu context used for entry from and exit to the non-secure state.
37 * The Secure payload dispatcher service manages the context(s) corresponding to
38 * the secure state. It also uses this library to get access to the non-secure
39 * state cpu context pointers.
40 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
41 * which will used for programming an entry into a lower EL. The same context
42 * will used to save state upon exception entry from that EL.
43 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010044void __init cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000045{
46 /*
47 * The context management library has only global data to intialize, but
48 * that will be done when the BSS is zeroed out
49 */
50}
51
52/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010053 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010054 * first use, and sets the initial entrypoint state as specified by the
55 * entry_point_info structure.
56 *
57 * The security state to initialize is determined by the SECURE attribute
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010058 * of the entry_point_info.
Andrew Thoelke4e126072014-06-04 21:10:52 +010059 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +000060 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010061 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010062 *
63 * To prepare the register state for entry call cm_prepare_el3_exit() and
64 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
Olivier Deprez7d0299f2021-05-25 12:06:03 +020065 * cm_el1_sysregs_context_restore().
Andrew Thoelke4e126072014-06-04 21:10:52 +010066 ******************************************************************************/
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010067void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010068{
Soby Mathewb0082d22015-04-09 13:40:55 +010069 unsigned int security_state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +000070 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +010071 el3_state_t *state;
72 gp_regs_t *gp_regs;
Deepika Bhavnanib0f26022019-09-03 21:08:51 +030073 u_register_t sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +010074
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000075 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +010076
Soby Mathewb0082d22015-04-09 13:40:55 +010077 security_state = GET_SECURITY_STATE(ep->h.attr);
78
Andrew Thoelke4e126072014-06-04 21:10:52 +010079 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000080 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010081
82 /*
David Cunadofee86532017-04-13 22:38:29 +010083 * SCR_EL3 was initialised during reset sequence in macro
84 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
85 * affect the next EL.
86 *
87 * The following fields are initially set to zero and then updated to
88 * the required value depending on the state of the SPSR_EL3 and the
89 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010090 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +000091 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +010092 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
93 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010094 /*
95 * SCR_NS: Set the security state of the next EL.
96 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010097 if (security_state != SECURE)
98 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010099 /*
100 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
101 * Exception level as specified by SPSR.
102 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100103 if (GET_RW(ep->spsr) == MODE_RW_64)
104 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100105 /*
106 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
107 * Secure timer registers to EL3, from AArch64 state only, if specified
108 * by the entrypoint attributes.
109 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000110 if (EP_GET_ST(ep->h.attr) != 0U)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100111 scr_el3 |= SCR_ST_BIT;
112
Varun Wadekar92234852020-06-12 10:11:28 -0700113#if RAS_TRAP_LOWER_EL_ERR_ACCESS
114 /*
115 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
116 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
117 */
118 scr_el3 |= SCR_TERR_BIT;
119#endif
120
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700121#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100122 /*
123 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
124 * to EL3 when executing at a lower EL. When executing at EL3, External
125 * Aborts are taken to EL3.
126 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100127 scr_el3 &= ~SCR_EA_BIT;
128#endif
129
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000130#if FAULT_INJECTION_SUPPORT
131 /* Enable fault injection from lower ELs */
132 scr_el3 |= SCR_FIEN_BIT;
133#endif
134
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000135#if !CTX_INCLUDE_PAUTH_REGS
136 /*
137 * If the pointer authentication registers aren't saved during world
138 * switches the value of the registers can be leaked from the Secure to
139 * the Non-secure world. To prevent this, rather than enabling pointer
140 * authentication everywhere, we only enable it in the Non-secure world.
141 *
142 * If the Secure world wants to use pointer authentication,
143 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
144 */
145 if (security_state == NON_SECURE)
146 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
147#endif /* !CTX_INCLUDE_PAUTH_REGS */
148
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000149#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
150 /* Get Memory Tagging Extension support level */
151 unsigned int mte = get_armv8_5_mte_support();
152#endif
Soby Mathew830f0ad2019-07-12 09:23:38 +0100153 /*
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100154 * Enable MTE support. Support is enabled unilaterally for the normal
155 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
156 * set.
Soby Mathew830f0ad2019-07-12 09:23:38 +0100157 */
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100158#if CTX_INCLUDE_MTE_REGS
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000159 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100160 scr_el3 |= SCR_ATA_BIT;
161#else
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000162 /*
163 * When MTE is only implemented at EL0, it can be enabled
164 * across both worlds as no MTE registers are used.
165 */
166 if ((mte == MTE_IMPLEMENTED_EL0) ||
167 /*
168 * When MTE is implemented at all ELs, it can be only enabled
169 * in Non-Secure world without register saving.
170 */
171 (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
172 (security_state == NON_SECURE))) {
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100173 scr_el3 |= SCR_ATA_BIT;
Soby Mathew830f0ad2019-07-12 09:23:38 +0100174 }
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000175#endif /* CTX_INCLUDE_MTE_REGS */
Soby Mathew830f0ad2019-07-12 09:23:38 +0100176
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900177#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100178 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000179 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
David Cunadofee86532017-04-13 22:38:29 +0100180 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100181 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100182 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Max Shvetsovc4502772021-03-22 11:59:37 +0000183#endif
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100184
185 /* Save the initialized value of CPTR_EL3 register */
186 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000187 if (security_state == SECURE) {
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100188 enable_extensions_secure(ctx);
Max Shvetsovc4502772021-03-22 11:59:37 +0000189 }
Max Shvetsovc4502772021-03-22 11:59:37 +0000190
Andrew Thoelke4e126072014-06-04 21:10:52 +0100191 /*
David Cunadofee86532017-04-13 22:38:29 +0100192 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
193 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
194 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500195 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
196 * same conditions as HVC instructions and when the processor supports
197 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500198 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
199 * CNTPOFF_EL2 register under the same conditions as HVC instructions
200 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100201 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000202 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
203 || ((GET_RW(ep->spsr) != MODE_RW_64)
204 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100205 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500206
207 if (is_armv8_6_fgt_present()) {
208 scr_el3 |= SCR_FGTEN_BIT;
209 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500210
211 if (get_armv8_6_ecv_support()
212 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
213 scr_el3 |= SCR_ECVEN_BIT;
214 }
David Cunadofee86532017-04-13 22:38:29 +0100215 }
216
Achin Gupta023c1552019-10-11 14:44:05 +0100217 /* Enable S-EL2 if the next EL is EL2 and security state is secure */
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000218 if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
219 if (GET_RW(ep->spsr) != MODE_RW_64) {
220 ERROR("S-EL2 can not be used in AArch32.");
221 panic();
222 }
223
Achin Gupta023c1552019-10-11 14:44:05 +0100224 scr_el3 |= SCR_EEL2_BIT;
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000225 }
Achin Gupta023c1552019-10-11 14:44:05 +0100226
David Cunadofee86532017-04-13 22:38:29 +0100227 /*
johpow01fa59c6f2020-10-02 13:41:11 -0500228 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
229 * and EL2, when clear, this bit traps accesses from EL2 so we set it
230 * to 1 when EL2 is present.
231 */
232 if (is_armv8_6_feat_amuv1p1_present() &&
233 (el_implemented(2) != EL_IMPL_NONE)) {
234 scr_el3 |= SCR_AMVOFFEN_BIT;
235 }
236
237 /*
David Cunadofee86532017-04-13 22:38:29 +0100238 * Initialise SCTLR_EL1 to the reset value corresponding to the target
239 * execution state setting all fields rather than relying of the hw.
240 * Some fields have architecturally UNKNOWN reset values and these are
241 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100242 *
David Cunadofee86532017-04-13 22:38:29 +0100243 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100244 *
David Cunadofee86532017-04-13 22:38:29 +0100245 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
246 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100247 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000248 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200249 if (GET_RW(ep->spsr) == MODE_RW_64)
250 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100251 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100252 /*
David Cunadofee86532017-04-13 22:38:29 +0100253 * If the target execution state is AArch32 then the following
254 * fields need to be set.
255 *
256 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
257 * instructions are not trapped to EL1.
258 *
259 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
260 * instructions are not trapped to EL1.
261 *
262 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
263 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100264 */
David Cunadofee86532017-04-13 22:38:29 +0100265 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
266 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100267 }
268
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000269#if ERRATA_A75_764081
270 /*
271 * If workaround of errata 764081 for Cortex-A75 is used then set
272 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
273 */
274 sctlr_elx |= SCTLR_IESB_BIT;
275#endif
276
johpow013e24c162020-04-22 14:05:13 -0500277 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
278 if (is_armv8_6_twed_present()) {
279 uint32_t delay = plat_arm_set_twedel_scr_el3();
280
281 if (delay != TWED_DISABLED) {
282 /* Make sure delay value fits */
283 assert((delay & ~SCR_TWEDEL_MASK) == 0U);
284
285 /* Set delay in SCR_EL3 */
286 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
287 scr_el3 |= ((delay & SCR_TWEDEL_MASK)
288 << SCR_TWEDEL_SHIFT);
289
290 /* Enable WFE delay */
291 scr_el3 |= SCR_TWEDEn_BIT;
292 }
293 }
294
David Cunadofee86532017-04-13 22:38:29 +0100295 /*
296 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Olivier Deprez7d0299f2021-05-25 12:06:03 +0200297 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
David Cunadofee86532017-04-13 22:38:29 +0100298 * are not part of the stored cpu_context.
299 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000300 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100301
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700302 /*
303 * Base the context ACTLR_EL1 on the current value, as it is
304 * implementation defined. The context restore process will write
305 * the value from the context to the actual register and can cause
306 * problems for processor cores that don't expect certain bits to
307 * be zero.
308 */
309 actlr_elx = read_actlr_el1();
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000310 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700311
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100312 /*
313 * Populate EL3 state so that we've the right context
314 * before doing ERET
315 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100316 state = get_el3state_ctx(ctx);
317 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
318 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
319 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
320
321 /*
322 * Store the X0-X7 value from the entrypoint into the context
323 * Use memcpy as we are in control of the layout of the structures
324 */
325 gp_regs = get_gpregs_ctx(ctx);
326 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
327}
328
329/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000330 * Enable architecture extensions on first entry to Non-secure world.
331 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
332 * it is zero.
333 ******************************************************************************/
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100334static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000335{
336#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100337#if ENABLE_SPE_FOR_LOWER_ELS
338 spe_enable(el2_unused);
339#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100340
341#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100342 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100343#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100344
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100345#if ENABLE_SVE_FOR_NS
346 sve_enable(ctx);
347#endif
348
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100349#if ENABLE_MPAM_FOR_LOWER_ELS
350 mpam_enable(el2_unused);
351#endif
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100352
353#if ENABLE_TRBE_FOR_NS
354 trbe_enable();
355#endif /* ENABLE_TRBE_FOR_NS */
356
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000357#endif
358}
359
360/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100361 * Enable architecture extensions on first entry to Secure world.
362 ******************************************************************************/
363static void enable_extensions_secure(cpu_context_t *ctx)
364{
365#if IMAGE_BL31
366#if ENABLE_SVE_FOR_SWD
367 sve_enable(ctx);
368#endif
369#endif
370}
371
372/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100373 * The following function initializes the cpu_context for a CPU specified by
374 * its `cpu_idx` for first use, and sets the initial entrypoint state as
375 * specified by the entry_point_info structure.
376 ******************************************************************************/
377void cm_init_context_by_index(unsigned int cpu_idx,
378 const entry_point_info_t *ep)
379{
380 cpu_context_t *ctx;
381 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100382 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100383}
384
385/*******************************************************************************
386 * The following function initializes the cpu_context for the current CPU
387 * for first use, and sets the initial entrypoint state as specified by the
388 * entry_point_info structure.
389 ******************************************************************************/
390void cm_init_my_context(const entry_point_info_t *ep)
391{
392 cpu_context_t *ctx;
393 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100394 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100395}
396
397/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100398 * Prepare the CPU system registers for first entry into secure or normal world
399 *
400 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
401 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
402 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
403 * For all entries, the EL1 registers are initialized from the cpu_context
404 ******************************************************************************/
405void cm_prepare_el3_exit(uint32_t security_state)
406{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000407 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100408 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100409 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000410 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100411
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000412 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100413
414 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000415 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000416 CTX_SCR_EL3);
417 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100418 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000419 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000420 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800421 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100422 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000423#if ERRATA_A75_764081
424 /*
425 * If workaround of errata 764081 for Cortex-A75 is used
426 * then set SCTLR_EL2.IESB to enable Implicit Error
427 * Synchronization Barrier.
428 */
429 sctlr_elx |= SCTLR_IESB_BIT;
430#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100431 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000432 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100433 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000434
David Cunadofee86532017-04-13 22:38:29 +0100435 /*
436 * EL2 present but unused, need to disable safely.
437 * SCTLR_EL2 can be ignored in this case.
438 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100439 * Set EL2 register width appropriately: Set HCR_EL2
440 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100441 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000442 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100443 hcr_el2 |= HCR_RW_BIT;
444
445 /*
446 * For Armv8.3 pointer authentication feature, disable
447 * traps to EL2 when accessing key registers or using
448 * pointer authentication instructions from lower ELs.
449 */
450 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
451
452 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100453
David Cunadofee86532017-04-13 22:38:29 +0100454 /*
455 * Initialise CPTR_EL2 setting all fields rather than
456 * relying on the hw. All fields have architecturally
457 * UNKNOWN reset values.
458 *
459 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
460 * accesses to the CPACR_EL1 or CPACR from both
461 * Execution states do not trap to EL2.
462 *
463 * CPTR_EL2.TTA: Set to zero so that Non-secure System
464 * register accesses to the trace registers from both
465 * Execution states do not trap to EL2.
466 *
467 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
468 * to SIMD and floating-point functionality from both
469 * Execution states do not trap to EL2.
470 */
471 write_cptr_el2(CPTR_EL2_RESET_VAL &
472 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
473 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100474
David Cunadofee86532017-04-13 22:38:29 +0100475 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000476 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100477 * architecturally UNKNOWN on reset and are set to zero
478 * except for field(s) listed below.
479 *
480 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
481 * Hyp mode of Non-secure EL0 and EL1 accesses to the
482 * physical timer registers.
483 *
484 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
485 * Hyp mode of Non-secure EL0 and EL1 accesses to the
486 * physical counter registers.
487 */
488 write_cnthctl_el2(CNTHCTL_RESET_VAL |
489 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100490
David Cunadofee86532017-04-13 22:38:29 +0100491 /*
492 * Initialise CNTVOFF_EL2 to zero as it resets to an
493 * architecturally UNKNOWN value.
494 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100495 write_cntvoff_el2(0);
496
David Cunadofee86532017-04-13 22:38:29 +0100497 /*
498 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
499 * MPIDR_EL1 respectively.
500 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100501 write_vpidr_el2(read_midr_el1());
502 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000503
504 /*
David Cunadofee86532017-04-13 22:38:29 +0100505 * Initialise VTTBR_EL2. All fields are architecturally
506 * UNKNOWN on reset.
507 *
508 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
509 * 2 address translation is disabled, cache maintenance
510 * operations depend on the VMID.
511 *
512 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
513 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000514 */
David Cunadofee86532017-04-13 22:38:29 +0100515 write_vttbr_el2(VTTBR_RESET_VAL &
516 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
517 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
518
David Cunado5f55e282016-10-31 17:37:34 +0000519 /*
David Cunadofee86532017-04-13 22:38:29 +0100520 * Initialise MDCR_EL2, setting all fields rather than
521 * relying on hw. Some fields are architecturally
522 * UNKNOWN on reset.
523 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100524 * MDCR_EL2.HLP: Set to one so that event counter
525 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
526 * occurs on the increment that changes
527 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
528 * implemented. This bit is RES0 in versions of the
529 * architecture earlier than ARMv8.5, setting it to 1
530 * doesn't have any effect on them.
531 *
532 * MDCR_EL2.TTRF: Set to zero so that access to Trace
533 * Filter Control register TRFCR_EL1 at EL1 is not
534 * trapped to EL2. This bit is RES0 in versions of
535 * the architecture earlier than ARMv8.4.
536 *
537 * MDCR_EL2.HPMD: Set to one so that event counting is
538 * prohibited at EL2. This bit is RES0 in versions of
539 * the architecture earlier than ARMv8.1, setting it
540 * to 1 doesn't have any effect on them.
541 *
542 * MDCR_EL2.TPMS: Set to zero so that accesses to
543 * Statistical Profiling control registers from EL1
544 * do not trap to EL2. This bit is RES0 when SPE is
545 * not implemented.
546 *
David Cunadofee86532017-04-13 22:38:29 +0100547 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
548 * EL1 System register accesses to the Debug ROM
549 * registers are not trapped to EL2.
550 *
551 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
552 * System register accesses to the powerdown debug
553 * registers are not trapped to EL2.
554 *
555 * MDCR_EL2.TDA: Set to zero so that System register
556 * accesses to the debug registers do not trap to EL2.
557 *
558 * MDCR_EL2.TDE: Set to zero so that debug exceptions
559 * are not routed to EL2.
560 *
561 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
562 * Monitors.
563 *
564 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
565 * EL1 accesses to all Performance Monitors registers
566 * are not trapped to EL2.
567 *
568 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
569 * and EL1 accesses to the PMCR_EL0 or PMCR are not
570 * trapped to EL2.
571 *
572 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
573 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100574 *
575 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
576 * owning exception level is NS-EL1 and, tracing is
577 * prohibited at NS-EL2. These bits are RES0 when
578 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000579 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100580 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
581 MDCR_EL2_HPMD) |
582 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
583 >> PMCR_EL0_N_SHIFT)) &
584 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
585 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
586 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
587 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100588 MDCR_EL2_TPMCR_BIT |
589 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100590
dp-armee3457b2017-05-23 09:32:49 +0100591 write_mdcr_el2(mdcr_el2);
592
David Cunadoc14b08e2016-11-25 00:21:59 +0000593 /*
David Cunadofee86532017-04-13 22:38:29 +0100594 * Initialise HSTR_EL2. All fields are architecturally
595 * UNKNOWN on reset.
596 *
597 * HSTR_EL2.T<n>: Set all these fields to zero so that
598 * Non-secure EL0 or EL1 accesses to System registers
599 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000600 */
David Cunadofee86532017-04-13 22:38:29 +0100601 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000602 /*
David Cunadofee86532017-04-13 22:38:29 +0100603 * Initialise CNTHP_CTL_EL2. All fields are
604 * architecturally UNKNOWN on reset.
605 *
606 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
607 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000608 */
David Cunadofee86532017-04-13 22:38:29 +0100609 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
610 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100611 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100612 enable_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100613 }
614
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100615 cm_el1_sysregs_context_restore(security_state);
616 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100617}
618
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000619#if CTX_INCLUDE_EL2_REGS
620/*******************************************************************************
621 * Save EL2 sysreg context
622 ******************************************************************************/
623void cm_el2_sysregs_context_save(uint32_t security_state)
624{
625 u_register_t scr_el3 = read_scr();
626
627 /*
628 * Always save the non-secure EL2 context, only save the
629 * S-EL2 context if S-EL2 is enabled.
630 */
631 if ((security_state == NON_SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100632 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000633 cpu_context_t *ctx;
634
635 ctx = cm_get_context(security_state);
636 assert(ctx != NULL);
637
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000638 el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000639 }
640}
641
642/*******************************************************************************
643 * Restore EL2 sysreg context
644 ******************************************************************************/
645void cm_el2_sysregs_context_restore(uint32_t security_state)
646{
647 u_register_t scr_el3 = read_scr();
648
649 /*
650 * Always restore the non-secure EL2 context, only restore the
651 * S-EL2 context if S-EL2 is enabled.
652 */
653 if ((security_state == NON_SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100654 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000655 cpu_context_t *ctx;
656
657 ctx = cm_get_context(security_state);
658 assert(ctx != NULL);
659
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000660 el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000661 }
662}
663#endif /* CTX_INCLUDE_EL2_REGS */
664
Andrew Thoelke4e126072014-06-04 21:10:52 +0100665/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100666 * The next four functions are used by runtime services to save and restore
667 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000668 * state.
669 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000670void cm_el1_sysregs_context_save(uint32_t security_state)
671{
Dan Handleye2712bc2014-04-10 15:37:22 +0100672 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000673
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100674 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000675 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000676
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000677 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100678
679#if IMAGE_BL31
680 if (security_state == SECURE)
681 PUBLISH_EVENT(cm_exited_secure_world);
682 else
683 PUBLISH_EVENT(cm_exited_normal_world);
684#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000685}
686
687void cm_el1_sysregs_context_restore(uint32_t security_state)
688{
Dan Handleye2712bc2014-04-10 15:37:22 +0100689 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000690
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100691 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000692 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000693
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000694 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100695
696#if IMAGE_BL31
697 if (security_state == SECURE)
698 PUBLISH_EVENT(cm_entering_secure_world);
699 else
700 PUBLISH_EVENT(cm_entering_normal_world);
701#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000702}
703
704/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100705 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
706 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000707 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100708void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000709{
Dan Handleye2712bc2014-04-10 15:37:22 +0100710 cpu_context_t *ctx;
711 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000712
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100713 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000714 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000715
Andrew Thoelke4e126072014-06-04 21:10:52 +0100716 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000717 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000718 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000719}
720
721/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100722 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
723 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000724 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100725void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100726 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000727{
Dan Handleye2712bc2014-04-10 15:37:22 +0100728 cpu_context_t *ctx;
729 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000730
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100731 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000732 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000733
734 /* Populate EL3 state so that ERET jumps to the correct entry */
735 state = get_el3state_ctx(ctx);
736 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100737 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000738}
739
740/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100741 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
742 * pertaining to the given security state using the value and bit position
743 * specified in the parameters. It preserves all other bits.
744 ******************************************************************************/
745void cm_write_scr_el3_bit(uint32_t security_state,
746 uint32_t bit_pos,
747 uint32_t value)
748{
749 cpu_context_t *ctx;
750 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000751 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +0100752
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100753 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000754 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100755
756 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -0500757 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100758
759 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000760 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100761
762 /*
763 * Get the SCR_EL3 value from the cpu context, clear the desired bit
764 * and set it to its new value.
765 */
766 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000767 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -0500768 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000769 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +0100770 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
771}
772
773/*******************************************************************************
774 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
775 * given security state.
776 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000777u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +0100778{
779 cpu_context_t *ctx;
780 el3_state_t *state;
781
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100782 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000783 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100784
785 /* Populate EL3 state so that ERET jumps to the correct entry */
786 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000787 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +0100788}
789
790/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000791 * This function is used to program the context that's used for exception
792 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
793 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000794 ******************************************************************************/
795void cm_set_next_eret_context(uint32_t security_state)
796{
Dan Handleye2712bc2014-04-10 15:37:22 +0100797 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000798
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100799 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000800 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000801
Andrew Thoelke4e126072014-06-04 21:10:52 +0100802 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000803}