blob: 913c86d39c1e18945b8078f9a1feed29df44a5ff [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000013#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <arch_helpers.h>
15#include <lib/cassert.h>
16#include <lib/utils_def.h>
17#include <lib/xlat_tables/xlat_tables_v2.h>
18
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000019#include "../xlat_tables_private.h"
20
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010021#if (ARM_ARCH_MAJOR == 7) && !defined(ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING)
Etienne Carriere0af78b62017-11-08 13:53:47 +010022#error ARMv7 target does not support LPAE MMU descriptors
23#endif
24
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010025/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010026 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010027 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029{
30 /*
Antonio Nino Diaz0842bd62018-07-12 15:54:10 +010031 * The library uses the long descriptor translation table format, which
32 * supports 4 KiB pages only.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 return size == PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010035}
36
37size_t xlat_arch_get_max_supported_granule_size(void)
38{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010040}
41
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000042#if ENABLE_ASSERTIONS
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010043unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000044{
45 /* Physical address space size for long descriptor format. */
David Cunadoc1503122018-02-16 21:12:58 +000046 return (1ULL << 40) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000047}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000048#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000049
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010050bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000051{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010052 if (ctx->xlat_regime == EL1_EL0_REGIME) {
53 assert(xlat_arch_current_el() == 1U);
54 return (read_sctlr() & SCTLR_M_BIT) != 0U;
55 } else {
56 assert(ctx->xlat_regime == EL2_REGIME);
57 assert(xlat_arch_current_el() == 2U);
58 return (read_hsctlr() & HSCTLR_M_BIT) != 0U;
59 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000060}
61
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010062bool is_dcache_enabled(void)
63{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010064 if (IS_IN_EL2()) {
65 return (read_hsctlr() & HSCTLR_C_BIT) != 0U;
66 } else {
67 return (read_sctlr() & SCTLR_C_BIT) != 0U;
68 }
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010069}
70
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010071uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010072{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010073 if (xlat_regime == EL1_EL0_REGIME) {
74 return UPPER_ATTRS(XN) | UPPER_ATTRS(PXN);
75 } else {
76 assert(xlat_regime == EL2_REGIME);
77 return UPPER_ATTRS(XN);
78 }
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010079}
80
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010081void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +010082{
83 /*
84 * Ensure the translation table write has drained into memory before
85 * invalidating the TLB entry.
86 */
87 dsbishst();
88
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010089 if (xlat_regime == EL1_EL0_REGIME) {
90 tlbimvaais(TLBI_ADDR(va));
91 } else {
92 assert(xlat_regime == EL2_REGIME);
93 tlbimvahis(TLBI_ADDR(va));
94 }
Douglas Raillard2d545792017-09-25 15:23:22 +010095}
96
Antonio Nino Diazac998032017-02-27 17:23:54 +000097void xlat_arch_tlbi_va_sync(void)
98{
99 /* Invalidate all entries from branch predictors. */
100 bpiallis();
101
102 /*
103 * A TLB maintenance instruction can complete at any time after
104 * it is issued, but is only guaranteed to be complete after the
105 * execution of DSB by the PE that executed the TLB maintenance
106 * instruction. After the TLB invalidate instruction is
107 * complete, no new memory accesses using the invalidated TLB
108 * entries will be observed by any observer of the system
109 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
110 * "Ordering and completion of TLB maintenance instructions".
111 */
112 dsbish();
113
114 /*
115 * The effects of a completed TLB maintenance instruction are
116 * only guaranteed to be visible on the PE that executed the
117 * instruction after the execution of an ISB instruction by the
118 * PE that executed the TLB maintenance instruction.
119 */
120 isb();
121}
122
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100123unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100124{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100125 if (IS_IN_HYP()) {
126 return 2U;
127 } else {
128 assert(IS_IN_SVC() || IS_IN_MON());
129 /*
130 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor,
131 * System, SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
132 *
133 * The PL1&0 translation regime in AArch32 behaves like the
134 * EL1&0 regime in AArch64 except for the XN bits, but we set
135 * and unset them at the same time, so there's no difference in
136 * practice.
137 */
138 return 1U;
139 }
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100140}
141
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000142/*******************************************************************************
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100143 * Function for enabling the MMU in PL1 or PL2, assuming that the page tables
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100144 * have already been created.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000145 ******************************************************************************/
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100146void setup_mmu_cfg(uint64_t *params, unsigned int flags,
147 const uint64_t *base_table, unsigned long long max_pa,
148 uintptr_t max_va, __unused int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000149{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100150 uint64_t mair, ttbr0;
151 uint32_t ttbcr;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000152
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000153 /* Set attributes in the right indices of the MAIR */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100154 mair = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
155 mair |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000156 ATTR_IWBWA_OWBWA_NTR_INDEX);
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100157 mair |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000158 ATTR_NON_CACHEABLE_INDEX);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100159
160 /*
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100161 * Configure the control register for stage 1 of the PL1&0 or EL2
162 * translation regimes.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100163 */
164
165 /* Use the Long-descriptor translation table format. */
166 ttbcr = TTBCR_EAE_BIT;
167
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100168 if (xlat_regime == EL1_EL0_REGIME) {
169 assert(IS_IN_SVC() || IS_IN_MON());
170 /*
171 * Disable translation table walk for addresses that are
172 * translated using TTBR1. Therefore, only TTBR0 is used.
173 */
174 ttbcr |= TTBCR_EPD1_BIT;
175 } else {
176 assert(xlat_regime == EL2_REGIME);
177 assert(IS_IN_HYP());
178
179 /*
180 * Set HTCR bits as well. Set HTTBR table properties
181 * as Inner & outer WBWA & shareable.
182 */
183 ttbcr |= HTCR_RES1 |
184 HTCR_SH0_INNER_SHAREABLE | HTCR_RGN0_OUTER_WBA |
185 HTCR_RGN0_INNER_WBA;
186 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000187
188 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100189 * Limit the input address ranges and memory region sizes translated
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100190 * using TTBR0 to the given virtual address space size, if smaller than
191 * 32 bits.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100192 */
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100193 if (max_va != UINT32_MAX) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100194 uintptr_t virtual_addr_space_size = max_va + 1U;
195
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100196 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
197 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100198 * __builtin_ctzll(0) is undefined but here we are guaranteed
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100199 * that virtual_addr_space_size is in the range [1, UINT32_MAX].
200 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100201 int t0sz = 32 - __builtin_ctzll(virtual_addr_space_size);
202
203 ttbcr |= (uint32_t) t0sz;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100204 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100205
206 /*
207 * Set the cacheability and shareability attributes for memory
208 * associated with translation table walks using TTBR0.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000209 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100210 if ((flags & XLAT_TABLE_NC) != 0U) {
Summer Qindaf5dbb2017-03-16 17:16:34 +0000211 /* Inner & outer non-cacheable non-shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100212 ttbcr |= TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
213 TTBCR_RGN0_INNER_NC;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000214 } else {
215 /* Inner & outer WBWA & shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100216 ttbcr |= TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
217 TTBCR_RGN0_INNER_WBA;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000218 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000219
220 /* Set TTBR0 bits as well */
221 ttbr0 = (uint64_t)(uintptr_t) base_table;
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100222
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000223 if (is_armv8_2_ttcnp_present()) {
224 /* Enable CnP bit so as to share page tables with all PEs. */
225 ttbr0 |= TTBR_CNP_BIT;
226 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100227
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100228 /* Now populate MMU configuration */
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100229 params[MMU_CFG_MAIR] = mair;
230 params[MMU_CFG_TCR] = (uint64_t) ttbcr;
231 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000232}