blob: 349b6c4d50d9362890eb392412311d7185c5a62e [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Jeenu Viswambharan58e81482018-04-27 15:06:57 +01002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch.h>
13#include <arch_helpers.h>
14#include <lib/cassert.h>
15#include <lib/utils_def.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000018#include "../xlat_tables_private.h"
19
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010020#if (ARM_ARCH_MAJOR == 7) && !defined(ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING)
Etienne Carriere0af78b62017-11-08 13:53:47 +010021#error ARMv7 target does not support LPAE MMU descriptors
22#endif
23
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010024/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010025 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010026 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010027bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010028{
29 /*
Antonio Nino Diaz0842bd62018-07-12 15:54:10 +010030 * The library uses the long descriptor translation table format, which
31 * supports 4 KiB pages only.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010032 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010033 return size == PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010034}
35
36size_t xlat_arch_get_max_supported_granule_size(void)
37{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010038 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010039}
40
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000041#if ENABLE_ASSERTIONS
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010042unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000043{
44 /* Physical address space size for long descriptor format. */
David Cunadoc1503122018-02-16 21:12:58 +000045 return (1ULL << 40) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000046}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000047#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000048
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010049bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000050{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010051 if (ctx->xlat_regime == EL1_EL0_REGIME) {
52 assert(xlat_arch_current_el() == 1U);
53 return (read_sctlr() & SCTLR_M_BIT) != 0U;
54 } else {
55 assert(ctx->xlat_regime == EL2_REGIME);
56 assert(xlat_arch_current_el() == 2U);
57 return (read_hsctlr() & HSCTLR_M_BIT) != 0U;
58 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000059}
60
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010061bool is_dcache_enabled(void)
62{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010063 if (IS_IN_EL2()) {
64 return (read_hsctlr() & HSCTLR_C_BIT) != 0U;
65 } else {
66 return (read_sctlr() & SCTLR_C_BIT) != 0U;
67 }
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010068}
69
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010070uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010071{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010072 if (xlat_regime == EL1_EL0_REGIME) {
73 return UPPER_ATTRS(XN) | UPPER_ATTRS(PXN);
74 } else {
75 assert(xlat_regime == EL2_REGIME);
76 return UPPER_ATTRS(XN);
77 }
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010078}
79
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010080void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +010081{
82 /*
83 * Ensure the translation table write has drained into memory before
84 * invalidating the TLB entry.
85 */
86 dsbishst();
87
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010088 if (xlat_regime == EL1_EL0_REGIME) {
89 tlbimvaais(TLBI_ADDR(va));
90 } else {
91 assert(xlat_regime == EL2_REGIME);
92 tlbimvahis(TLBI_ADDR(va));
93 }
Douglas Raillard2d545792017-09-25 15:23:22 +010094}
95
Antonio Nino Diazac998032017-02-27 17:23:54 +000096void xlat_arch_tlbi_va_sync(void)
97{
98 /* Invalidate all entries from branch predictors. */
99 bpiallis();
100
101 /*
102 * A TLB maintenance instruction can complete at any time after
103 * it is issued, but is only guaranteed to be complete after the
104 * execution of DSB by the PE that executed the TLB maintenance
105 * instruction. After the TLB invalidate instruction is
106 * complete, no new memory accesses using the invalidated TLB
107 * entries will be observed by any observer of the system
108 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
109 * "Ordering and completion of TLB maintenance instructions".
110 */
111 dsbish();
112
113 /*
114 * The effects of a completed TLB maintenance instruction are
115 * only guaranteed to be visible on the PE that executed the
116 * instruction after the execution of an ISB instruction by the
117 * PE that executed the TLB maintenance instruction.
118 */
119 isb();
120}
121
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100122unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100123{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100124 if (IS_IN_HYP()) {
125 return 2U;
126 } else {
127 assert(IS_IN_SVC() || IS_IN_MON());
128 /*
129 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor,
130 * System, SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
131 *
132 * The PL1&0 translation regime in AArch32 behaves like the
133 * EL1&0 regime in AArch64 except for the XN bits, but we set
134 * and unset them at the same time, so there's no difference in
135 * practice.
136 */
137 return 1U;
138 }
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100139}
140
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000141/*******************************************************************************
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100142 * Function for enabling the MMU in PL1 or PL2, assuming that the page tables
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100143 * have already been created.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000144 ******************************************************************************/
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100145void setup_mmu_cfg(uint64_t *params, unsigned int flags,
146 const uint64_t *base_table, unsigned long long max_pa,
147 uintptr_t max_va, __unused int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000148{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100149 uint64_t mair, ttbr0;
150 uint32_t ttbcr;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000151
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000152 /* Set attributes in the right indices of the MAIR */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100153 mair = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
154 mair |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000155 ATTR_IWBWA_OWBWA_NTR_INDEX);
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100156 mair |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000157 ATTR_NON_CACHEABLE_INDEX);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100158
159 /*
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100160 * Configure the control register for stage 1 of the PL1&0 or EL2
161 * translation regimes.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100162 */
163
164 /* Use the Long-descriptor translation table format. */
165 ttbcr = TTBCR_EAE_BIT;
166
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100167 if (xlat_regime == EL1_EL0_REGIME) {
168 assert(IS_IN_SVC() || IS_IN_MON());
169 /*
170 * Disable translation table walk for addresses that are
171 * translated using TTBR1. Therefore, only TTBR0 is used.
172 */
173 ttbcr |= TTBCR_EPD1_BIT;
174 } else {
175 assert(xlat_regime == EL2_REGIME);
176 assert(IS_IN_HYP());
177
178 /*
179 * Set HTCR bits as well. Set HTTBR table properties
180 * as Inner & outer WBWA & shareable.
181 */
182 ttbcr |= HTCR_RES1 |
183 HTCR_SH0_INNER_SHAREABLE | HTCR_RGN0_OUTER_WBA |
184 HTCR_RGN0_INNER_WBA;
185 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000186
187 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100188 * Limit the input address ranges and memory region sizes translated
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100189 * using TTBR0 to the given virtual address space size, if smaller than
190 * 32 bits.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100191 */
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100192 if (max_va != UINT32_MAX) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100193 uintptr_t virtual_addr_space_size = max_va + 1U;
194
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100195 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
196 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100197 * __builtin_ctzll(0) is undefined but here we are guaranteed
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100198 * that virtual_addr_space_size is in the range [1, UINT32_MAX].
199 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100200 int t0sz = 32 - __builtin_ctzll(virtual_addr_space_size);
201
202 ttbcr |= (uint32_t) t0sz;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100203 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100204
205 /*
206 * Set the cacheability and shareability attributes for memory
207 * associated with translation table walks using TTBR0.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000208 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100209 if ((flags & XLAT_TABLE_NC) != 0U) {
Summer Qindaf5dbb2017-03-16 17:16:34 +0000210 /* Inner & outer non-cacheable non-shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100211 ttbcr |= TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
212 TTBCR_RGN0_INNER_NC;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000213 } else {
214 /* Inner & outer WBWA & shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100215 ttbcr |= TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
216 TTBCR_RGN0_INNER_WBA;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000217 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000218
219 /* Set TTBR0 bits as well */
220 ttbr0 = (uint64_t)(uintptr_t) base_table;
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100221
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100222#if ARM_ARCH_AT_LEAST(8, 2)
223 /*
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100224 * Enable CnP bit so as to share page tables with all PEs. This
225 * is mandatory for ARMv8.2 implementations.
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100226 */
227 ttbr0 |= TTBR_CNP_BIT;
228#endif
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100229
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100230 /* Now populate MMU configuration */
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100231 params[MMU_CFG_MAIR] = mair;
232 params[MMU_CFG_TCR] = (uint64_t) ttbcr;
233 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000234}