blob: 8e0f5f9b4d544f21c7ed2c968b25d54344b20ec4 [file] [log] [blame]
developer6d207b42022-07-07 19:30:22 +08001/*
developera9b0be02024-06-17 17:11:52 +08002 * Copyright (c) 2022-2024, ARM Limited and Contributors. All rights reserved.
developer6d207b42022-07-07 19:30:22 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
developer3b31b932022-09-05 16:07:00 +080010#include <arch_def.h>
11
developer6d207b42022-07-07 19:30:22 +080012#define PLAT_PRIMARY_CPU (0x0)
13
14#define MT_GIC_BASE (0x0C000000)
15#define MCUCFG_BASE (0x0C530000)
developer768f1122022-09-16 11:30:43 +080016#define MCUCFG_REG_SIZE (0x10000)
developer6d207b42022-07-07 19:30:22 +080017#define IO_PHYS (0x10000000)
18
19/* Aggregate of all devices for MMU mapping */
20#define MTK_DEV_RNG0_BASE (MT_GIC_BASE)
21#define MTK_DEV_RNG0_SIZE (0x600000)
22#define MTK_DEV_RNG1_BASE (IO_PHYS)
23#define MTK_DEV_RNG1_SIZE (0x10000000)
24
developer33b70822022-09-07 18:30:05 +080025#define TOPCKGEN_BASE (IO_PHYS)
26
developer6d207b42022-07-07 19:30:22 +080027/*******************************************************************************
Chungying Lua566cc92023-03-15 14:16:28 +080028 * APUSYS related constants
29 ******************************************************************************/
30#define BCRM_FMEM_PDN_BASE (IO_PHYS + 0x00276000)
Chungying Lu15ffb072023-04-19 17:17:23 +080031#define APU_MD32_SYSCTRL (IO_PHYS + 0x09001000)
32#define APU_MD32_WDT (IO_PHYS + 0x09002000)
Chungying Luf1f14b32023-03-15 15:31:56 +080033#define APU_RCX_CONFIG (IO_PHYS + 0x09020000)
Karl Li03facb02023-04-24 16:45:49 +080034#define APU_CTRL_DAPC_RCX_BASE (IO_PHYS + 0x09034000)
35#define APU_NOC_DAPC_RCX_BASE (IO_PHYS + 0x09038000)
Chungying Lu15ffb072023-04-19 17:17:23 +080036#define APU_REVISER (IO_PHYS + 0x0903c000)
Chungying Luf1f14b32023-03-15 15:31:56 +080037#define APU_RCX_VCORE_CONFIG (IO_PHYS + 0x090e0000)
38#define APU_MBOX0 (IO_PHYS + 0x090e1000)
Karl Lieb629492023-04-27 14:00:10 +080039#define APU_MBOX1 (IO_PHYS + 0x090e2000)
Chungying Lua566cc92023-03-15 14:16:28 +080040#define APU_RPCTOP (IO_PHYS + 0x090f0000)
41#define APU_PCUTOP (IO_PHYS + 0x090f1000)
42#define APU_AO_CTRL (IO_PHYS + 0x090f2000)
43#define APU_PLL (IO_PHYS + 0x090f3000)
44#define APU_ACC (IO_PHYS + 0x090f4000)
Karl Lidece5f02023-04-27 10:38:28 +080045#define APU_SEC_CON (IO_PHYS + 0x090f5000)
Chungying Lua566cc92023-03-15 14:16:28 +080046#define APU_ARETOP_ARE0 (IO_PHYS + 0x090f6000)
47#define APU_ARETOP_ARE1 (IO_PHYS + 0x090f7000)
48#define APU_ARETOP_ARE2 (IO_PHYS + 0x090f8000)
Karl Li130536e2023-04-21 11:43:24 +080049#define APU_CTRL_DAPC_AO_BASE (IO_PHYS + 0x090fc000)
Chungying Lua566cc92023-03-15 14:16:28 +080050#define APU_ACX0_RPC_LITE (IO_PHYS + 0x09140000)
51#define BCRM_FMEM_PDN_SIZE (0x1000)
52
53/*******************************************************************************
developer369b0392022-09-20 14:50:36 +080054 * AUDIO related constants
55 ******************************************************************************/
56#define AUDIO_BASE (IO_PHYS + 0x00b10000)
57
58/*******************************************************************************
59 * SPM related constants
60 ******************************************************************************/
61#define SPM_BASE (IO_PHYS + 0x00006000)
62
63/*******************************************************************************
Jianguo Zhangbe99c732022-07-29 13:55:03 +080064 * GPIO related constants
65 ******************************************************************************/
66#define GPIO_BASE (IO_PHYS + 0x00005000)
Fengquan Chen67f11f02022-08-17 10:42:15 +080067#define RGU_BASE (IO_PHYS + 0x00007000)
68#define DRM_BASE (IO_PHYS + 0x0000D000)
Jianguo Zhangbe99c732022-07-29 13:55:03 +080069#define IOCFG_RM_BASE (IO_PHYS + 0x01C00000)
70#define IOCFG_LT_BASE (IO_PHYS + 0x01E10000)
71#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
72#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
73
74/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +080075 * UART related constants
76 ******************************************************************************/
77#define UART0_BASE (IO_PHYS + 0x01002000)
78#define UART_BAUDRATE (115200)
79
80/*******************************************************************************
Hui Liu39ea6142022-07-28 20:28:32 +080081 * PMIC related constants
82 ******************************************************************************/
83#define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
84
85/*******************************************************************************
Chengci Xudb1e75b2022-07-20 16:20:15 +080086 * Infra IOMMU related constants
87 ******************************************************************************/
developer33b70822022-09-07 18:30:05 +080088#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
89#define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00002000)
Chengci Xudb1e75b2022-07-20 16:20:15 +080090#define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
91#define PERICFG_AO_REG_SIZE (0x1000)
92
93/*******************************************************************************
developer66002552022-07-08 13:58:33 +080094 * GIC-600 & interrupt handling related constants
95 ******************************************************************************/
96/* Base MTK_platform compatible GIC memory map */
97#define BASE_GICD_BASE (MT_GIC_BASE)
98#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
developera9b0be02024-06-17 17:11:52 +080099#define DEV_IRQ_ID 580
100
101#define PLAT_MTK_G1S_IRQ_PROPS(grp) \
102 INTR_PROP_DESC(DEV_IRQ_ID, GIC_HIGHEST_SEC_PRIORITY, grp, \
103 GIC_INTR_CFG_LEVEL)
developer66002552022-07-08 13:58:33 +0800104
105/*******************************************************************************
developerbdeb0ba2022-07-08 14:48:56 +0800106 * CIRQ related constants
107 ******************************************************************************/
108#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
109#define MD_WDT_IRQ_BIT_ID (141)
110#define CIRQ_IRQ_NUM (730)
111#define CIRQ_REG_NUM (23)
112#define CIRQ_SPI_START (96)
113
114/*******************************************************************************
kiwi liu2c024242023-11-16 16:46:11 +0800115 * MM IOMMU related constants
116 ******************************************************************************/
117#define VDO_SECURE_IOMMU_BASE (IO_PHYS + 0x0c028000 + 0x4000)
118#define VPP_SECURE_IOMMU_BASE (IO_PHYS + 0x04018000 + 0x4000)
119
120/*******************************************************************************
121 * SMI larb constants
Chengci Xudb1e75b2022-07-20 16:20:15 +0800122 ******************************************************************************/
123#define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000)
124#define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000)
125#define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000)
126#define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000)
127#define SMI_LARB_4_BASE (IO_PHYS + 0x04013000)
128#define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000)
129#define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000)
130#define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000)
131#define SMI_LARB_9_BASE (IO_PHYS + 0x05001000)
132#define SMI_LARB_10_BASE (IO_PHYS + 0x05120000)
133#define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000)
134#define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000)
135#define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000)
136#define SMI_LARB_12_BASE (IO_PHYS + 0x05340000)
137#define SMI_LARB_13_BASE (IO_PHYS + 0x06001000)
138#define SMI_LARB_14_BASE (IO_PHYS + 0x06002000)
139#define SMI_LARB_15_BASE (IO_PHYS + 0x05140000)
140#define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000)
141#define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000)
142#define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000)
143#define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000)
144#define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000)
145#define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000)
146#define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000)
147#define SMI_LARB_27_BASE (IO_PHYS + 0x07201000)
148#define SMI_LARB_28_BASE (IO_PHYS + 0x00000000)
149#define SMI_LARB_REG_RNG_SIZE (0x1000)
150
151/*******************************************************************************
developer33b70822022-09-07 18:30:05 +0800152 * SPM related constants
153 ******************************************************************************/
154#define SPM_BASE (IO_PHYS + 0x00006000)
155
156/*******************************************************************************
157 * APMIXEDSYS related constants
158 ******************************************************************************/
159#define APMIXEDSYS (IO_PHYS + 0x0000C000)
160
161/*******************************************************************************
162 * VPPSYS related constants
163 ******************************************************************************/
164#define VPPSYS0_BASE (IO_PHYS + 0x04000000)
165#define VPPSYS1_BASE (IO_PHYS + 0x04f00000)
166
167/*******************************************************************************
168 * VDOSYS related constants
169 ******************************************************************************/
170#define VDOSYS0_BASE (IO_PHYS + 0x0C01D000)
171#define VDOSYS1_BASE (IO_PHYS + 0x0C100000)
172
173/*******************************************************************************
174 * SSPM_MBOX_3 related constants
175 ******************************************************************************/
176#define SSPM_MBOX_3_BASE (IO_PHYS + 0x00480000)
177
178/*******************************************************************************
developer7fa15de2022-07-11 19:03:35 +0800179 * DP related constants
180 ******************************************************************************/
181#define EDP_SEC_BASE (IO_PHYS + 0x0C504000)
182#define DP_SEC_BASE (IO_PHYS + 0x0C604000)
183#define EDP_SEC_SIZE (0x1000)
184#define DP_SEC_SIZE (0x1000)
185
186/*******************************************************************************
developer880fb172022-09-05 19:08:59 +0800187 * EMI MPU related constants
188 *******************************************************************************/
189#define EMI_MPU_BASE (IO_PHYS + 0x00226000)
190#define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000)
191
192/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +0800193 * System counter frequency related constants
194 ******************************************************************************/
195#define SYS_COUNTER_FREQ_IN_HZ (13000000)
196#define SYS_COUNTER_FREQ_IN_MHZ (13)
197
198/*******************************************************************************
199 * Platform binary types for linking
200 ******************************************************************************/
201#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
202#define PLATFORM_LINKER_ARCH aarch64
203
204/*******************************************************************************
205 * Generic platform constants
206 ******************************************************************************/
207#define PLATFORM_STACK_SIZE (0x800)
developer6d207b42022-07-07 19:30:22 +0800208#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
developer6d207b42022-07-07 19:30:22 +0800209#define SOC_CHIP_ID U(0x8188)
210
211/*******************************************************************************
212 * Platform memory map related constants
213 ******************************************************************************/
214#define TZRAM_BASE (0x54600000)
developerb51d8ac2023-06-06 11:33:53 +0800215#define TZRAM_SIZE (0x00040000)
developer6d207b42022-07-07 19:30:22 +0800216
217/*******************************************************************************
218 * BL31 specific defines.
219 ******************************************************************************/
220/*
221 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
222 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
223 * little space for growth.
224 */
225#define BL31_BASE (TZRAM_BASE + 0x1000)
226#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
227
228/*******************************************************************************
229 * Platform specific page table and MMU setup constants
230 ******************************************************************************/
231#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
232#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
233#define MAX_XLAT_TABLES (16)
234#define MAX_MMAP_REGIONS (16)
235
developer1d69df52022-09-05 17:36:36 +0800236/*******************************************************************************
237 * CPU_EB TCM handling related constants
238 ******************************************************************************/
239#define CPU_EB_TCM_BASE (0x0C550000)
240#define CPU_EB_TCM_SIZE (0x10000)
241#define CPU_EB_MBOX3_OFFSET (0xFCE0)
242
243/*******************************************************************************
244 * CPU PM definitions
245 *******************************************************************************/
246#define PLAT_CPU_PM_B_BUCK_ISO_ID (6)
247#define PLAT_CPU_PM_ILDO_ID (6)
248#define CPU_IDLE_SRAM_BASE (0x11B000)
developer50c55f62022-11-11 09:51:51 +0800249#define CPU_IDLE_SRAM_SIZE (0x1000)
developer1d69df52022-09-05 17:36:36 +0800250
developer6d207b42022-07-07 19:30:22 +0800251#endif /* PLATFORM_DEF_H */