blob: 414ac40cac8afa92202b05b9b6dc8cd09124a38b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Salman Nabi442b0752024-02-19 17:03:44 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000016#include <lib/fconf/fconf.h>
johpow019d134022021-06-16 17:57:28 -050017#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/mmio.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000019#if TRANSFER_LIST
20#include <lib/transfer_list.h>
21#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000023#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000025#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026
Harrison Mutai91ce7c92023-12-01 15:50:00 +000027static struct transfer_list_header *secure_tl __unused;
Dan Handley9df48042015-03-19 18:58:55 +000028/*
29 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000030 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000031 */
32static entry_point_info_t bl32_image_ep_info;
33static entry_point_info_t bl33_image_ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050034#if ENABLE_RME
35static entry_point_info_t rmm_image_ep_info;
36#endif
Dan Handley9df48042015-03-19 18:58:55 +000037
Soby Mathew7823d9e2018-10-14 08:13:44 +010038#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010039/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010040 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewaf14b462018-06-01 16:53:38 +010041 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
42 */
Harrison Mutai91ce7c92023-12-01 15:50:00 +000043#if TRANSFER_LIST
44CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows);
45#else
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010046CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Harrison Mutai91ce7c92023-12-01 15:50:00 +000047#endif /* TRANSFER_LIST */
48#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +000049
50/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000051#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000052#pragma weak bl31_platform_setup
53#pragma weak bl31_plat_arch_setup
54#pragma weak bl31_plat_get_next_image_ep_info
Madhukar Pappireddye108df22023-03-22 15:40:40 -050055#pragma weak bl31_plat_runtime_setup
Dan Handley9df48042015-03-19 18:58:55 +000056
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010057#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010058 BL31_START, \
59 BL31_END - BL31_START, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050060 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010061#if RECLAIM_INIT_CODE
62IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010063IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann8f15ca32020-10-14 15:17:49 +010064IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010065
66#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
67 ~(PAGE_SIZE - 1))
David Horstmann8f15ca32020-10-14 15:17:49 +010068#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
69 ~(PAGE_SIZE - 1))
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010070
71#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
72 BL_INIT_CODE_BASE, \
73 BL_INIT_CODE_END \
74 - BL_INIT_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050075 MT_CODE | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010076#endif
Dan Handley9df48042015-03-19 18:58:55 +000077
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060078#if SEPARATE_NOBITS_REGION
79#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
80 BL31_NOBITS_BASE, \
81 BL31_NOBITS_LIMIT \
82 - BL31_NOBITS_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050083 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060084
85#endif
Dan Handley9df48042015-03-19 18:58:55 +000086/*******************************************************************************
87 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000088 * security state specified. BL33 corresponds to the non-secure image type
89 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000090 * if the image does not exist.
91 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020092struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000093{
94 entry_point_info_t *next_image_info;
95
96 assert(sec_state_is_valid(type));
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050097 if (type == NON_SECURE) {
98 next_image_info = &bl33_image_ep_info;
99 }
100#if ENABLE_RME
101 else if (type == REALM) {
102 next_image_info = &rmm_image_ep_info;
103 }
104#endif
105 else {
106 next_image_info = &bl32_image_ep_info;
107 }
108
Dan Handley9df48042015-03-19 18:58:55 +0000109 /*
110 * None of the images on the ARM development platforms can have 0x0
111 * as the entrypoint
112 */
113 if (next_image_info->pc)
114 return next_image_info;
115 else
116 return NULL;
117}
118
119/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000120 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +0000121 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +0100122 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +0000123 * done before the MMU is initialized so that the memory layout can be used
124 * while creating page tables. BL2 has flushed this information to memory, so
125 * we are guaranteed to pick up good data.
126 ******************************************************************************/
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000127#if TRANSFER_LIST
128void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
129 u_register_t arg2, u_register_t arg3)
130{
131 struct transfer_list_entry *te = NULL;
132 struct entry_point_info *ep;
133
134 secure_tl = (struct transfer_list_header *)arg3;
135
136 /*
137 * Populate the global entry point structures used to execute subsequent
138 * images.
139 */
140 while ((te = transfer_list_next(secure_tl, te)) != NULL) {
141 ep = transfer_list_entry_data(te);
142
143 if (te->tag_id == TL_TAG_EXEC_EP_INFO64) {
144 switch (GET_SECURITY_STATE(ep->h.attr)) {
145 case NON_SECURE:
146 bl33_image_ep_info = *ep;
147 break;
148#if ENABLE_RME
149 case REALM:
150 rmm_image_ep_info = *ep;
151 break;
152#endif
153 case SECURE:
154 bl32_image_ep_info = *ep;
155 break;
156 default:
157 ERROR("Unrecognized Image Security State %lu\n",
158 GET_SECURITY_STATE(ep->h.attr));
159 panic();
160 }
161 }
162 }
163}
164#else
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100165void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000166 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000167{
168 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100169 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000170
171#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000172 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000173 assert(from_bl2 == NULL);
174 assert(plat_params_from_bl2 == NULL);
175
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100176# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000177 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000178 SET_PARAM_HEAD(&bl32_image_ep_info,
179 PARAM_EP,
180 VERSION_1,
181 0);
182 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
183 bl32_image_ep_info.pc = BL32_BASE;
184 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100185
186#if defined(SPD_spmd)
187 /* SPM (hafnium in secure world) expects SPM Core manifest base address
188 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
189 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
190 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
191 * keep it in the last page.
192 */
193 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
194 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
195#endif
196
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100197# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000198
Juan Castillo7d199412015-12-14 09:35:25 +0000199 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000200 SET_PARAM_HEAD(&bl33_image_ep_info,
201 PARAM_EP,
202 VERSION_1,
203 0);
204 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000205 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000206 * is located and the entry state information
207 */
208 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100209
Dan Handley9df48042015-03-19 18:58:55 +0000210 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
211 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
212
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000213#if ENABLE_RME
214 /*
215 * Populate entry point information for RMM.
216 * Only PC needs to be set as other fields are determined by RMMD.
217 */
218 rmm_image_ep_info.pc = RMM_BASE;
219#endif /* ENABLE_RME */
220
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100221#else /* RESET_TO_BL31 */
222
Dan Handley9df48042015-03-19 18:58:55 +0000223 /*
224 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000225 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000226 * In release builds, it's not used.
227 */
228 assert(((unsigned long long)plat_params_from_bl2) ==
229 ARM_BL31_PLAT_PARAM_VAL);
230
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100231 /*
232 * Check params passed from BL2 should not be NULL,
233 */
234 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
235 assert(params_from_bl2 != NULL);
236 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
237 assert(params_from_bl2->h.version >= VERSION_2);
238
239 bl_params_node_t *bl_params = params_from_bl2->head;
240
241 /*
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500242 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100243 * They are stored in Secure RAM, in BL2's address space.
244 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100245 while (bl_params != NULL) {
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500246 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100247 bl32_image_ep_info = *bl_params->ep_info;
Manish V Badarkhed9f45e82023-11-08 09:30:18 +0000248#if SPMC_AT_EL3
Nishant Sharma5389d972023-10-13 11:22:08 +0100249 /*
250 * Populate the BL32 image base, size and max limit in
251 * the entry point information, since there is no
252 * platform function to retrieve them in generic
253 * code. We choose arg2, arg3 and arg4 since the generic
254 * code uses arg1 for stashing the SP manifest size. The
255 * SPMC setup uses these arguments to update SP manifest
256 * with actual SP's base address and it size.
257 */
258 bl32_image_ep_info.args.arg2 =
259 bl_params->image_info->image_base;
260 bl32_image_ep_info.args.arg3 =
261 bl_params->image_info->image_size;
262 bl32_image_ep_info.args.arg4 =
263 bl_params->image_info->image_base +
264 bl_params->image_info->image_max_size;
265#endif
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500266 }
267#if ENABLE_RME
268 else if (bl_params->image_id == RMM_IMAGE_ID) {
269 rmm_image_ep_info = *bl_params->ep_info;
270 }
271#endif
272 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100273 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500274 }
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100275
276 bl_params = bl_params->next_params_info;
277 }
278
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100279 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100280 panic();
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500281#if ENABLE_RME
282 if (rmm_image_ep_info.pc == 0U)
283 panic();
284#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100285#endif /* RESET_TO_BL31 */
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000286
287# if ARM_LINUX_KERNEL_AS_BL33
288 /*
289 * According to the file ``Documentation/arm64/booting.txt`` of the
290 * Linux kernel tree, Linux expects the physical address of the device
291 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
292 * must be 0.
Olivier Deprez735ac782021-10-20 15:17:07 +0200293 * Repurpose the option to load Hafnium hypervisor in the normal world.
294 * It expects its manifest address in x0. This is essentially the linux
295 * dts (passed to the primary VM) by adding 'hypervisor' and chosen
296 * nodes specifying the Hypervisor configuration.
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000297 */
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500298#if RESET_TO_BL31
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000299 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500300#else
301 bl33_image_ep_info.args.arg0 = (u_register_t)hw_config;
302#endif
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000303 bl33_image_ep_info.args.arg1 = 0U;
304 bl33_image_ep_info.args.arg2 = 0U;
305 bl33_image_ep_info.args.arg3 = 0U;
306# endif
Dan Handley9df48042015-03-19 18:58:55 +0000307}
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000308#endif
Dan Handley9df48042015-03-19 18:58:55 +0000309
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000310void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
311 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000312{
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000313#if TRANSFER_LIST
314 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
315#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000316 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000317#endif
Dan Handley9df48042015-03-19 18:58:55 +0000318
319 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000320 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000321 * No need for locks as no other CPU is active.
322 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000323 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100324
Dan Handley9df48042015-03-19 18:58:55 +0000325 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000326 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100327 * Earlier bootloader stages might already do this (e.g. Trusted
328 * Firmware's BL1 does it) but we can't assume so. There is no harm in
329 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000330 * Platform specific PSCI code will enable coherency for other
331 * clusters.
332 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000333 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000334}
335
336/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000337 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000338 ******************************************************************************/
339void arm_bl31_platform_setup(void)
340{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000341 /* Initialize the GIC driver, cpu and distributor interfaces */
342 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000343 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000344
345#if RESET_TO_BL31
346 /*
347 * Do initial security configuration to allow DRAM/device access
348 * (if earlier BL has not already done so).
349 */
350 plat_arm_security_setup();
351
Roberto Vargas550eb082018-01-05 16:00:05 +0000352#if defined(PLAT_ARM_MEM_PROT_ADDR)
353 arm_nor_psci_do_dyn_mem_protect();
354#endif /* PLAT_ARM_MEM_PROT_ADDR */
355
Dan Handley9df48042015-03-19 18:58:55 +0000356#endif /* RESET_TO_BL31 */
357
358 /* Enable and initialize the System level generic timer */
359 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100360 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000361
362 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100363 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000364
365 /* Initialize power controller before setting up topology */
366 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000367
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100368#if ENABLE_FEAT_RAS && FFH_SUPPORT
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000369 ras_init();
370#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100371
372#if USE_DEBUGFS
373 debugfs_init();
374#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000375}
376
Soby Mathew2fd66be2015-12-09 11:38:43 +0000377/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000378 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000379 * standard platforms
380 ******************************************************************************/
381void arm_bl31_plat_runtime_setup(void)
382{
383 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100384 arm_console_runtime_init();
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000385
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100386#if RECLAIM_INIT_CODE
387 arm_free_init_memory();
388#endif
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000389
390#if PLAT_RO_XLAT_TABLES
391 arm_xlat_make_tables_readonly();
392#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000393}
394
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100395#if RECLAIM_INIT_CODE
396/*
David Horstmann8f15ca32020-10-14 15:17:49 +0100397 * Make memory for image boot time code RW to reclaim it as stack for the
398 * secondary cores, or RO where it cannot be reclaimed:
399 *
400 * |-------- INIT SECTION --------|
401 * -----------------------------------------
402 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
403 * | STACK | STACK | STACK | SPACE |
404 * -----------------------------------------
405 * <-------------------> <------>
406 * MAKE RW AND XN MAKE
407 * FOR STACKS RO AND XN
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100408 */
409void arm_free_init_memory(void)
410{
David Horstmann8f15ca32020-10-14 15:17:49 +0100411 int ret = 0;
412
413 if (BL_STACKS_END < BL_INIT_CODE_END) {
414 /* Reclaim some of the init section as stack if possible. */
415 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
416 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
417 BL_STACKS_END - BL_INIT_CODE_BASE,
418 MT_RW_DATA);
419 }
420 /* Make the rest of the init section read-only. */
421 ret |= xlat_change_mem_attributes(BL_STACKS_END,
422 BL_INIT_CODE_END - BL_STACKS_END,
423 MT_RO_DATA);
424 } else {
425 /* The stacks cover the init section, so reclaim it all. */
426 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100427 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
428 MT_RW_DATA);
David Horstmann8f15ca32020-10-14 15:17:49 +0100429 }
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100430
431 if (ret != 0) {
432 ERROR("Could not reclaim initialization code");
433 panic();
434 }
435}
436#endif
437
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100438void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000439{
440 arm_bl31_platform_setup();
441}
442
Soby Mathew2fd66be2015-12-09 11:38:43 +0000443void bl31_plat_runtime_setup(void)
444{
445 arm_bl31_plat_runtime_setup();
Manish Pandey72739662024-03-06 16:52:57 +0000446
447 console_flush();
448 console_switch_state(CONSOLE_FLAG_RUNTIME);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000449}
450
Dan Handley9df48042015-03-19 18:58:55 +0000451/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100452 * Perform the very early platform specific architectural setup shared between
453 * ARM standard platforms. This only does basic initialization. Later
454 * architectural setup (bl31_arch_setup()) does not do anything platform
455 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000456 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100457void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000458{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100459 const mmap_region_t bl_regions[] = {
460 MAP_BL31_TOTAL,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500461#if ENABLE_RME
462 ARM_MAP_L0_GPT_REGION,
463#endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100464#if RECLAIM_INIT_CODE
465 MAP_BL_INIT_CODE,
466#endif
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600467#if SEPARATE_NOBITS_REGION
468 MAP_BL31_NOBITS,
469#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100470 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100471#if USE_ROMLIB
472 ARM_MAP_ROMLIB_CODE,
473 ARM_MAP_ROMLIB_DATA,
474#endif
Dan Handley9df48042015-03-19 18:58:55 +0000475#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100476 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000477#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100478 {0}
479 };
480
Roberto Vargas344ff022018-10-19 16:44:18 +0100481 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100482
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100483 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100484
johpow019d134022021-06-16 17:57:28 -0500485#if ENABLE_RME
486 /*
487 * Initialise Granule Protection library and enable GPC for the primary
488 * processor. The tables have already been initialized by a previous BL
489 * stage, so there is no need to provide any PAS here. This function
490 * sets up pointers to those tables.
491 */
492 if (gpt_runtime_init() < 0) {
493 ERROR("gpt_runtime_init() failed!\n");
494 panic();
495 }
496#endif /* ENABLE_RME */
497
Roberto Vargase3adc372018-05-23 09:27:06 +0100498 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000499}
500
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100501void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000502{
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000503 struct transfer_list_entry *te __unused;
504
Dan Handley9df48042015-03-19 18:58:55 +0000505 arm_bl31_plat_arch_setup();
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000506
Harrison Mutai4809a762024-04-23 10:31:36 +0000507#if TRANSFER_LIST && !RESET_TO_BL2
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000508 te = transfer_list_find(secure_tl, TL_TAG_FDT);
509 assert(te != NULL);
510
511 /* Populate HW_CONFIG device tree with the mapped address */
512 fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te));
513#endif
Dan Handley9df48042015-03-19 18:58:55 +0000514}