blob: 6729863d7b8e564db7748143a020654528b73b2b [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +00009#include <arm_spm_def.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010010#include <assert.h>
11#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000012#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010013#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000014#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000016#include <plat_arm.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000017#include <secure_partition.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000018#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010019#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010020
Achin Gupta1fa7eb62015-11-03 14:18:34 +000021/* Defines for GIC Driver build time selection */
22#define FVP_GICV2 1
23#define FVP_GICV3 2
24#define FVP_GICV3_LEGACY 3
25
Achin Gupta4f6ad662013-10-25 09:08:21 +010026/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000027 * arm_config holds the characteristics of the differences between the three FVP
28 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000029 * at each boot stage by the primary before enabling the MMU (to allow
30 * interconnect configuration) & used thereafter. Each BL will have its own copy
31 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010032 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000033arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010034
35#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
36 DEVICE0_SIZE, \
37 MT_DEVICE | MT_RW | MT_SECURE)
38
39#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
40 DEVICE1_SIZE, \
41 MT_DEVICE | MT_RW | MT_SECURE)
42
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010043/*
44 * Need to be mapped with write permissions in order to set a new non-volatile
45 * counter value.
46 */
Juan Castillo31a68f02015-04-14 12:49:03 +010047#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
48 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010049 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010050
51
Jon Medhurstb1eb0932014-02-26 16:27:53 +000052/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010053 * Table of memory regions for various BL stages to map using the MMU.
54 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
55 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010056 *
57 * The flash needs to be mapped as writable in order to erase the FIP's Table of
58 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000059 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090060#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000061const mmap_region_t plat_arm_mmap[] = {
62 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010063 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000064 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010065 MAP_DEVICE0,
66 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010067#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010068 /* To access the Root of Trust Public Key registers. */
69 MAP_DEVICE2,
70 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010071 ARM_MAP_NS_DRAM1,
72#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010073 {0}
74};
75#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090076#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010079 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
82 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000083 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010084#ifdef AARCH64
85 ARM_MAP_DRAM2,
86#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010087#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000088 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010089#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010090#if TRUSTED_BOARD_BOOT
91 /* To access the Root of Trust Public Key registers. */
92 MAP_DEVICE2,
93#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000094#if ENABLE_SPM
95 ARM_SP_IMAGE_MMAP,
96#endif
David Wang0ba499f2016-03-07 11:02:57 +080097#if ARM_BL31_IN_DRAM
98 ARM_MAP_BL31_SEC_DRAM,
99#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200100#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100101 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200102 ARM_OPTEE_PAGEABLE_LOAD_MEM,
103#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100104 {0}
105};
106#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900107#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100108const mmap_region_t plat_arm_mmap[] = {
109 MAP_DEVICE0,
110 V2M_MAP_IOFPGA,
111 {0}
112};
113#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900114#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000115const mmap_region_t plat_arm_mmap[] = {
116 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100117 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000118 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100119 MAP_DEVICE0,
120 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100121 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000122#if ENABLE_SPM
123 ARM_SPM_BUF_EL3_MMAP,
124#endif
125 {0}
126};
127
128#if ENABLE_SPM && defined(IMAGE_BL31)
129const mmap_region_t plat_arm_secure_partition_mmap[] = {
130 V2M_MAP_IOFPGA_EL0, /* for the UART */
131 ARM_SP_IMAGE_MMAP,
132 ARM_SP_IMAGE_NS_BUF_MMAP,
133 ARM_SP_IMAGE_RW_MMAP,
134 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100135 {0}
136};
137#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000138#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900139#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000140const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100141#ifdef AARCH32
142 ARM_MAP_SHARED_RAM,
143#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000144 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100145 MAP_DEVICE0,
146 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000147 {0}
148};
Soby Mathewb08bc042014-09-03 17:48:44 +0100149#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000150
Dan Handley2b6b5742015-03-19 19:17:53 +0000151ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000152
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100153#if FVP_INTERCONNECT_DRIVER != FVP_CCN
154static const int fvp_cci400_map[] = {
155 PLAT_FVP_CCI400_CLUS0_SL_PORT,
156 PLAT_FVP_CCI400_CLUS1_SL_PORT,
157};
158
159static const int fvp_cci5xx_map[] = {
160 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
161 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
162};
163
164static unsigned int get_interconnect_master(void)
165{
166 unsigned int master;
167 u_register_t mpidr;
168
169 mpidr = read_mpidr_el1();
170 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
171 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
172
173 assert(master < FVP_CLUSTER_COUNT);
174 return master;
175}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000176#endif
177
178#if ENABLE_SPM && defined(IMAGE_BL31)
179/*
180 * Boot information passed to a secure partition during initialisation. Linear
181 * indices in MP information will be filled at runtime.
182 */
183static secure_partition_mp_info_t sp_mp_info[] = {
184 [0] = {0x80000000, 0},
185 [1] = {0x80000001, 0},
186 [2] = {0x80000002, 0},
187 [3] = {0x80000003, 0},
188 [4] = {0x80000100, 0},
189 [5] = {0x80000101, 0},
190 [6] = {0x80000102, 0},
191 [7] = {0x80000103, 0},
192};
193
194const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
195 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
196 .h.version = VERSION_1,
197 .h.size = sizeof(secure_partition_boot_info_t),
198 .h.attr = 0,
199 .sp_mem_base = ARM_SP_IMAGE_BASE,
200 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
201 .sp_image_base = ARM_SP_IMAGE_BASE,
202 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
203 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
204 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
205 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
206 .sp_image_size = ARM_SP_IMAGE_SIZE,
207 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
208 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
209 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
210 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
211 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
212 .num_cpus = PLATFORM_CORE_COUNT,
213 .mp_info = &sp_mp_info[0],
214};
215
216const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
217{
218 return plat_arm_secure_partition_mmap;
219}
220
221const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
222 void *cookie)
223{
224 return &plat_arm_secure_partition_boot_info;
225}
226
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100227#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229/*******************************************************************************
230 * A single boot loader stack is expected to work on both the Foundation FVP
231 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
232 * SYS_ID register provides a mechanism for detecting the differences between
233 * these platforms. This information is stored in a per-BL array to allow the
234 * code to take the correct path.Per BL platform configuration.
235 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000236void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100237{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100238 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Dan Handley2b6b5742015-03-19 19:17:53 +0000240 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
241 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
242 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
243 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
244 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Andrew Thoelke960347d2014-06-26 14:27:26 +0100246 if (arch != ARCH_MODEL) {
247 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000248 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100249 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
251 /*
252 * The build field in the SYS_ID tells which variant of the GIC
253 * memory is implemented by the model.
254 */
255 switch (bld) {
256 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000257 ERROR("Legacy Versatile Express memory map for GIC peripheral"
258 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000259 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260 break;
261 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262 break;
263 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100264 ERROR("Unsupported board build %x\n", bld);
265 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266 }
267
268 /*
269 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
270 * for the Foundation FVP.
271 */
272 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000273 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000274 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100275
276 /*
277 * Check for supported revisions of Foundation FVP
278 * Allow future revisions to run but emit warning diagnostic
279 */
280 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000281 case REV_FOUNDATION_FVP_V2_0:
282 case REV_FOUNDATION_FVP_V2_1:
283 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100284 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100285 break;
286 default:
287 WARN("Unrecognized Foundation FVP revision %x\n", rev);
288 break;
289 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000291 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100292 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100293
294 /*
295 * Check for supported revisions
296 * Allow future revisions to run but emit warning diagnostic
297 */
298 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000299 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100300 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
301 break;
302 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100303 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100304 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100305 break;
306 default:
307 WARN("Unrecognized Base FVP revision %x\n", rev);
308 break;
309 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100310 break;
311 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100312 ERROR("Unsupported board HBI number 0x%x\n", hbi);
313 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100314 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100315
316 /*
317 * We assume that the presence of MT bit, and therefore shifted
318 * affinities, is uniform across the platform: either all CPUs, or no
319 * CPUs implement it.
320 */
321 if (read_mpidr_el1() & MPIDR_MT_MASK)
322 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100323}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100324
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000325
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000326void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100327{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000328#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100329 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
330 ERROR("Unrecognized CCN variant detected. Only CCN-502"
331 " is supported");
332 panic();
333 }
334
335 plat_arm_interconnect_init();
336#else
337 uintptr_t cci_base = 0;
338 const int *cci_map = 0;
339 unsigned int map_size = 0;
340
341 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
342 ARM_CONFIG_FVP_HAS_CCI5XX))) {
343 return;
344 }
345
346 /* Initialize the right interconnect */
347 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
348 cci_base = PLAT_FVP_CCI5XX_BASE;
349 cci_map = fvp_cci5xx_map;
350 map_size = ARRAY_SIZE(fvp_cci5xx_map);
351 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
352 cci_base = PLAT_FVP_CCI400_BASE;
353 cci_map = fvp_cci400_map;
354 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000355 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100356
357 assert(cci_base);
358 assert(cci_map);
359 cci_init(cci_base, cci_map, map_size);
360#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100361}
362
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000363void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100364{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100365#if FVP_INTERCONNECT_DRIVER == FVP_CCN
366 plat_arm_interconnect_enter_coherency();
367#else
368 unsigned int master;
369
370 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
371 ARM_CONFIG_FVP_HAS_CCI5XX)) {
372 master = get_interconnect_master();
373 cci_enable_snoop_dvm_reqs(master);
374 }
375#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000376}
377
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000378void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000379{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100380#if FVP_INTERCONNECT_DRIVER == FVP_CCN
381 plat_arm_interconnect_exit_coherency();
382#else
383 unsigned int master;
384
385 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
386 ARM_CONFIG_FVP_HAS_CCI5XX)) {
387 master = get_interconnect_master();
388 cci_disable_snoop_dvm_reqs(master);
389 }
390#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100391}