blob: 82b951db6d6e22cd10c7ad030e498c0d203f4368 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas777dd432018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +01007#ifndef PSCI_PRIVATE_H
8#define PSCI_PRIVATE_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Achin Guptaa59caa42013-12-05 14:21:04 +000010#include <arch.h>
Antonio Nino Diazdd0e85c2018-07-17 09:51:33 +010011#include <arch_helpers.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012#include <bakery_lock.h>
Soby Mathew8595b872015-01-06 15:36:38 +000013#include <bl_common.h>
Soby Mathew981487a2015-07-13 14:10:57 +010014#include <cpu_data.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <psci.h>
Soby Mathew981487a2015-07-13 14:10:57 +010016#include <spinlock.h>
Antonio Nino Diazde11a5b2018-08-01 16:42:10 +010017#include <stdbool.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Soby Mathew6cdddaf2015-01-07 11:10:22 +000019/*
20 * The PSCI capability which are provided by the generic code but does not
21 * depend on the platform or spd capabilities.
22 */
23#define PSCI_GENERIC_CAP \
24 (define_psci_cap(PSCI_VERSION) | \
25 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
26 define_psci_cap(PSCI_FEATURES))
27
28/*
29 * The PSCI capabilities mask for 64 bit functions.
30 */
31#define PSCI_CAP_64BIT_MASK \
32 (define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) | \
33 define_psci_cap(PSCI_CPU_ON_AARCH64) | \
34 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
35 define_psci_cap(PSCI_MIG_AARCH64) | \
Soby Mathew96168382014-12-17 14:47:57 +000036 define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) | \
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +010037 define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) | \
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010038 define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) | \
39 define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) | \
Roberto Vargasb820ad02017-07-26 09:23:09 +010040 define_psci_cap(PSCI_STAT_COUNT_AARCH64) | \
Roberto Vargas653fb8f2017-10-12 10:57:40 +010041 define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64) | \
42 define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64))
Soby Mathew6cdddaf2015-01-07 11:10:22 +000043
Soby Mathew981487a2015-07-13 14:10:57 +010044/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010045 * Helper functions to get/set the fields of PSCI per-cpu data.
Soby Mathew981487a2015-07-13 14:10:57 +010046 */
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010047static inline void psci_set_aff_info_state(aff_info_state_t aff_state)
48{
49 set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state);
50}
Soby Mathew981487a2015-07-13 14:10:57 +010051
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010052static inline aff_info_state_t psci_get_aff_info_state(void)
53{
54 return get_cpu_data(psci_svc_cpu_data.aff_info_state);
55}
56
57static inline aff_info_state_t psci_get_aff_info_state_by_idx(int idx)
58{
59 return get_cpu_data_by_index((unsigned int)idx,
60 psci_svc_cpu_data.aff_info_state);
61}
62
63static inline void psci_set_aff_info_state_by_idx(int idx,
64 aff_info_state_t aff_state)
65{
66 set_cpu_data_by_index((unsigned int)idx,
67 psci_svc_cpu_data.aff_info_state, aff_state);
68}
69
70static inline unsigned int psci_get_suspend_pwrlvl(void)
71{
72 return get_cpu_data(psci_svc_cpu_data.target_pwrlvl);
73}
Soby Mathew981487a2015-07-13 14:10:57 +010074
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010075static inline void psci_set_suspend_pwrlvl(unsigned int target_lvl)
76{
77 set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl);
78}
79
80static inline void psci_set_cpu_local_state(plat_local_state_t state)
81{
82 set_cpu_data(psci_svc_cpu_data.local_state, state);
83}
84
85static inline plat_local_state_t psci_get_cpu_local_state(void)
86{
87 return get_cpu_data(psci_svc_cpu_data.local_state);
88}
89
90static inline plat_local_state_t psci_get_cpu_local_state_by_idx(int idx)
91{
92 return get_cpu_data_by_index((unsigned int)idx,
93 psci_svc_cpu_data.local_state);
94}
95
96/* Helper function to identify a CPU standby request in PSCI Suspend call */
Antonio Nino Diazde11a5b2018-08-01 16:42:10 +010097static inline bool is_cpu_standby_req(unsigned int is_power_down_state,
98 unsigned int retn_lvl)
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010099{
Antonio Nino Diazde11a5b2018-08-01 16:42:10 +0100100 return (is_power_down_state == 0U) && (retn_lvl == 0U);
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100101}
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000102
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100104 * The following two data structures implement the power domain tree. The tree
105 * is used to track the state of all the nodes i.e. power domain instances
106 * described by the platform. The tree consists of nodes that describe CPU power
107 * domains i.e. leaf nodes and all other power domains which are parents of a
108 * CPU power domain i.e. non-leaf nodes.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100110typedef struct non_cpu_pwr_domain_node {
111 /*
112 * Index of the first CPU power domain node level 0 which has this node
113 * as its parent.
114 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100115 int cpu_start_idx;
Soby Mathew981487a2015-07-13 14:10:57 +0100116
117 /*
118 * Number of CPU power domains which are siblings of the domain indexed
119 * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx
120 * -> cpu_start_idx + ncpus' have this node as their parent.
121 */
122 unsigned int ncpus;
123
124 /*
125 * Index of the parent power domain node.
126 * TODO: Figure out whether to whether using pointer is more efficient.
127 */
128 unsigned int parent_node;
129
130 plat_local_state_t local_state;
131
Achin Gupta75f73672013-12-05 16:33:10 +0000132 unsigned char level;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100133
134 /* For indexing the psci_lock array*/
Soby Mathew981487a2015-07-13 14:10:57 +0100135 unsigned char lock_index;
Soby Mathew981487a2015-07-13 14:10:57 +0100136} non_cpu_pd_node_t;
137
138typedef struct cpu_pwr_domain_node {
Soby Mathew011ca182015-07-29 17:05:03 +0100139 u_register_t mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
Soby Mathew981487a2015-07-13 14:10:57 +0100141 /*
142 * Index of the parent power domain node.
143 * TODO: Figure out whether to whether using pointer is more efficient.
144 */
145 unsigned int parent_node;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
Soby Mathew981487a2015-07-13 14:10:57 +0100147 /*
148 * A CPU power domain does not require state coordination like its
149 * parent power domains. Hence this node does not include a bakery
150 * lock. A spinlock is required by the CPU_ON handler to prevent a race
151 * when multiple CPUs try to turn ON the same target CPU.
152 */
153 spinlock_t cpu_lock;
154} cpu_pd_node_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155
156/*******************************************************************************
Antonio Nino Diazdd0e85c2018-07-17 09:51:33 +0100157 * The following are helpers and declarations of locks.
158 ******************************************************************************/
159#if HW_ASSISTED_COHERENCY
160/*
161 * On systems where participant CPUs are cache-coherent, we can use spinlocks
162 * instead of bakery locks.
163 */
164#define DEFINE_PSCI_LOCK(_name) spinlock_t _name
165#define DECLARE_PSCI_LOCK(_name) extern DEFINE_PSCI_LOCK(_name)
166
167/* One lock is required per non-CPU power domain node */
168DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
169
170/*
171 * On systems with hardware-assisted coherency, make PSCI cache operations NOP,
172 * as PSCI participants are cache-coherent, and there's no need for explicit
173 * cache maintenance operations or barriers to coordinate their state.
174 */
175static inline void psci_flush_dcache_range(uintptr_t __unused addr,
176 size_t __unused size)
177{
178 /* Empty */
179}
180
181#define psci_flush_cpu_data(member)
182#define psci_inv_cpu_data(member)
183
184static inline void psci_dsbish(void)
185{
186 /* Empty */
187}
188
189static inline void psci_lock_get(non_cpu_pd_node_t *non_cpu_pd_node)
190{
191 spin_lock(&psci_locks[non_cpu_pd_node->lock_index]);
192}
193
194static inline void psci_lock_release(non_cpu_pd_node_t *non_cpu_pd_node)
195{
196 spin_unlock(&psci_locks[non_cpu_pd_node->lock_index]);
197}
198
199#else /* if HW_ASSISTED_COHERENCY == 0 */
200/*
201 * Use bakery locks for state coordination as not all PSCI participants are
202 * cache coherent.
203 */
204#define DEFINE_PSCI_LOCK(_name) DEFINE_BAKERY_LOCK(_name)
205#define DECLARE_PSCI_LOCK(_name) DECLARE_BAKERY_LOCK(_name)
206
207/* One lock is required per non-CPU power domain node */
208DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
209
210/*
211 * If not all PSCI participants are cache-coherent, perform cache maintenance
212 * and issue barriers wherever required to coordinate state.
213 */
214static inline void psci_flush_dcache_range(uintptr_t addr, size_t size)
215{
216 flush_dcache_range(addr, size);
217}
218
219#define psci_flush_cpu_data(member) flush_cpu_data(member)
220#define psci_inv_cpu_data(member) inv_cpu_data(member)
221
222static inline void psci_dsbish(void)
223{
224 dsbish();
225}
226
227static inline void psci_lock_get(non_cpu_pd_node_t *non_cpu_pd_node)
228{
229 bakery_lock_get(&psci_locks[non_cpu_pd_node->lock_index]);
230}
231
232static inline void psci_lock_release(non_cpu_pd_node_t *non_cpu_pd_node)
233{
234 bakery_lock_release(&psci_locks[non_cpu_pd_node->lock_index]);
235}
236
237#endif /* HW_ASSISTED_COHERENCY */
238
239static inline void psci_lock_init(non_cpu_pd_node_t *non_cpu_pd_node,
240 unsigned char idx)
241{
242 non_cpu_pd_node[idx].lock_index = idx;
243}
244
245/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100246 * Data prototypes
247 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100248extern const plat_psci_ops_t *psci_plat_pm_ops;
249extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS];
250extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
Soby Mathew011ca182015-07-29 17:05:03 +0100251extern unsigned int psci_caps;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
253/*******************************************************************************
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000254 * SPD's power management hooks registered with PSCI
Achin Gupta607084e2014-02-09 18:24:19 +0000255 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100256extern const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +0000257
258/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259 * Function prototypes
260 ******************************************************************************/
261/* Private exported functions from psci_common.c */
Soby Mathew981487a2015-07-13 14:10:57 +0100262int psci_validate_power_state(unsigned int power_state,
263 psci_power_state_t *state_info);
264void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100265int psci_validate_mpidr(u_register_t mpidr);
Soby Mathew981487a2015-07-13 14:10:57 +0100266void psci_init_req_local_pwr_states(void);
Achin Gupta9b2bf252016-06-28 16:46:15 +0100267void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
268 psci_power_state_t *target_state);
Soby Mathewf1f97a12015-07-15 12:13:26 +0100269int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100270 uintptr_t entrypoint, u_register_t context_id);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100271void psci_get_parent_pwr_domain_nodes(int cpu_idx,
Soby Mathew011ca182015-07-29 17:05:03 +0100272 unsigned int end_lvl,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100273 unsigned int *node_index);
Soby Mathew011ca182015-07-29 17:05:03 +0100274void psci_do_state_coordination(unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100275 psci_power_state_t *state_info);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100276void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, int cpu_idx);
277void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, int cpu_idx);
Soby Mathew981487a2015-07-13 14:10:57 +0100278int psci_validate_suspend_req(const psci_power_state_t *state_info,
Roberto Vargas777dd432018-02-12 12:36:17 +0000279 unsigned int is_power_down_state);
Soby Mathew981487a2015-07-13 14:10:57 +0100280unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info);
281unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100282void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl);
Soby Mathew981487a2015-07-13 14:10:57 +0100283void psci_print_power_domain_map(void);
Soby Mathew96168382014-12-17 14:47:57 +0000284unsigned int psci_is_last_on_cpu(void);
Soby Mathew011ca182015-07-29 17:05:03 +0100285int psci_spd_migrate_info(u_register_t *mpidr);
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000286void psci_do_pwrdown_sequence(unsigned int power_level);
287
288/*
289 * CPU power down is directly called only when HW_ASSISTED_COHERENCY is
290 * available. Otherwise, this needs post-call stack maintenance, which is
291 * handled in assembly.
292 */
293void prepare_cpu_pwr_dwn(unsigned int power_level);
Achin Gupta0959db52013-12-02 17:33:04 +0000294
Soby Mathew981487a2015-07-13 14:10:57 +0100295/* Private exported functions from psci_on.c */
Soby Mathewa0fedc42016-06-16 14:52:04 +0100296int psci_cpu_on_start(u_register_t target_cpu,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100297 const entry_point_info_t *ep);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100299void psci_cpu_on_finish(int cpu_idx, const psci_power_state_t *state_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000301/* Private exported functions from psci_off.c */
Soby Mathew011ca182015-07-29 17:05:03 +0100302int psci_do_cpu_off(unsigned int end_pwrlvl);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000304/* Private exported functions from psci_suspend.c */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100305void psci_cpu_suspend_start(const entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100306 unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100307 psci_power_state_t *state_info,
Roberto Vargas777dd432018-02-12 12:36:17 +0000308 unsigned int is_power_down_state);
Soby Mathew8595b872015-01-06 15:36:38 +0000309
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100310void psci_cpu_suspend_finish(int cpu_idx, const psci_power_state_t *state_info);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000311
Achin Guptae1aa5162014-06-26 09:58:52 +0100312/* Private exported functions from psci_helpers.S */
Soby Mathew011ca182015-07-29 17:05:03 +0100313void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level);
Achin Guptae1aa5162014-06-26 09:58:52 +0100314void psci_do_pwrup_cache_maintenance(void);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
Juan Castillo4dc4a472014-08-12 11:17:06 +0100316/* Private exported functions from psci_system_off.c */
317void __dead2 psci_system_off(void);
318void __dead2 psci_system_reset(void);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100319u_register_t psci_system_reset2(uint32_t reset_type, u_register_t cookie);
Juan Castillo4dc4a472014-08-12 11:17:06 +0100320
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100321/* Private exported functions from psci_stat.c */
322void psci_stats_update_pwr_down(unsigned int end_pwrlvl,
323 const psci_power_state_t *state_info);
324void psci_stats_update_pwr_up(unsigned int end_pwrlvl,
dp-arm66abfbe2017-01-31 13:01:04 +0000325 const psci_power_state_t *state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100326u_register_t psci_stat_residency(u_register_t target_cpu,
327 unsigned int power_state);
328u_register_t psci_stat_count(u_register_t target_cpu,
329 unsigned int power_state);
330
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100331/* Private exported functions from psci_mem_protect.c */
Antonio Nino Diazf5c60012018-07-16 23:36:10 +0100332u_register_t psci_mem_protect(unsigned int enable);
333u_register_t psci_mem_chk_range(uintptr_t base, u_register_t length);
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100334
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100335#endif /* PSCI_PRIVATE_H */