blob: 08938846369ddebc45adf35e28c250bd7d18aee0 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas777dd432018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +01007#ifndef PSCI_PRIVATE_H
8#define PSCI_PRIVATE_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Achin Guptaa59caa42013-12-05 14:21:04 +000010#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011#include <bakery_lock.h>
Soby Mathew8595b872015-01-06 15:36:38 +000012#include <bl_common.h>
Soby Mathew981487a2015-07-13 14:10:57 +010013#include <cpu_data.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <psci.h>
Soby Mathew981487a2015-07-13 14:10:57 +010015#include <spinlock.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010016
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000017#if HW_ASSISTED_COHERENCY
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000018
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000019/*
20 * On systems with hardware-assisted coherency, make PSCI cache operations NOP,
21 * as PSCI participants are cache-coherent, and there's no need for explicit
22 * cache maintenance operations or barriers to coordinate their state.
23 */
24#define psci_flush_dcache_range(addr, size)
25#define psci_flush_cpu_data(member)
26#define psci_inv_cpu_data(member)
27
28#define psci_dsbish()
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000029
30/*
31 * On systems where participant CPUs are cache-coherent, we can use spinlocks
32 * instead of bakery locks.
33 */
34#define DEFINE_PSCI_LOCK(_name) spinlock_t _name
35#define DECLARE_PSCI_LOCK(_name) extern DEFINE_PSCI_LOCK(_name)
36
37#define psci_lock_get(non_cpu_pd_node) \
38 spin_lock(&psci_locks[(non_cpu_pd_node)->lock_index])
39#define psci_lock_release(non_cpu_pd_node) \
40 spin_unlock(&psci_locks[(non_cpu_pd_node)->lock_index])
41
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000042#else
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000043
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000044/*
45 * If not all PSCI participants are cache-coherent, perform cache maintenance
46 * and issue barriers wherever required to coordinate state.
47 */
48#define psci_flush_dcache_range(addr, size) flush_dcache_range(addr, size)
49#define psci_flush_cpu_data(member) flush_cpu_data(member)
50#define psci_inv_cpu_data(member) inv_cpu_data(member)
51
52#define psci_dsbish() dsbish()
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000053
Soby Mathew523d6332015-01-08 18:02:19 +000054/*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000055 * Use bakery locks for state coordination as not all PSCI participants are
56 * cache coherent.
Soby Mathew523d6332015-01-08 18:02:19 +000057 */
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000058#define DEFINE_PSCI_LOCK(_name) DEFINE_BAKERY_LOCK(_name)
59#define DECLARE_PSCI_LOCK(_name) DECLARE_BAKERY_LOCK(_name)
60
Soby Mathew981487a2015-07-13 14:10:57 +010061#define psci_lock_get(non_cpu_pd_node) \
Andrew Thoelkee466c9f2015-09-10 11:39:36 +010062 bakery_lock_get(&psci_locks[(non_cpu_pd_node)->lock_index])
Soby Mathew981487a2015-07-13 14:10:57 +010063#define psci_lock_release(non_cpu_pd_node) \
Andrew Thoelkee466c9f2015-09-10 11:39:36 +010064 bakery_lock_release(&psci_locks[(non_cpu_pd_node)->lock_index])
Andrew Thoelke56f44702014-06-20 00:36:14 +010065
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000066#endif
67
Daniel Boulbyfef5d2d2018-05-04 14:04:07 +010068#define psci_lock_init(_non_cpu_pd_node, _idx) \
69 ((_non_cpu_pd_node)[(_idx)].lock_index = (_idx))
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000070
Soby Mathew6cdddaf2015-01-07 11:10:22 +000071/*
72 * The PSCI capability which are provided by the generic code but does not
73 * depend on the platform or spd capabilities.
74 */
75#define PSCI_GENERIC_CAP \
76 (define_psci_cap(PSCI_VERSION) | \
77 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
78 define_psci_cap(PSCI_FEATURES))
79
80/*
81 * The PSCI capabilities mask for 64 bit functions.
82 */
83#define PSCI_CAP_64BIT_MASK \
84 (define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) | \
85 define_psci_cap(PSCI_CPU_ON_AARCH64) | \
86 define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \
87 define_psci_cap(PSCI_MIG_AARCH64) | \
Soby Mathew96168382014-12-17 14:47:57 +000088 define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) | \
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +010089 define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) | \
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010090 define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) | \
91 define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) | \
Roberto Vargasb820ad02017-07-26 09:23:09 +010092 define_psci_cap(PSCI_STAT_COUNT_AARCH64) | \
Roberto Vargas653fb8f2017-10-12 10:57:40 +010093 define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64) | \
94 define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64))
Soby Mathew6cdddaf2015-01-07 11:10:22 +000095
Soby Mathew981487a2015-07-13 14:10:57 +010096/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010097 * Helper functions to get/set the fields of PSCI per-cpu data.
Soby Mathew981487a2015-07-13 14:10:57 +010098 */
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010099static inline void psci_set_aff_info_state(aff_info_state_t aff_state)
100{
101 set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state);
102}
Soby Mathew981487a2015-07-13 14:10:57 +0100103
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100104static inline aff_info_state_t psci_get_aff_info_state(void)
105{
106 return get_cpu_data(psci_svc_cpu_data.aff_info_state);
107}
108
109static inline aff_info_state_t psci_get_aff_info_state_by_idx(int idx)
110{
111 return get_cpu_data_by_index((unsigned int)idx,
112 psci_svc_cpu_data.aff_info_state);
113}
114
115static inline void psci_set_aff_info_state_by_idx(int idx,
116 aff_info_state_t aff_state)
117{
118 set_cpu_data_by_index((unsigned int)idx,
119 psci_svc_cpu_data.aff_info_state, aff_state);
120}
121
122static inline unsigned int psci_get_suspend_pwrlvl(void)
123{
124 return get_cpu_data(psci_svc_cpu_data.target_pwrlvl);
125}
Soby Mathew981487a2015-07-13 14:10:57 +0100126
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100127static inline void psci_set_suspend_pwrlvl(unsigned int target_lvl)
128{
129 set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl);
130}
131
132static inline void psci_set_cpu_local_state(plat_local_state_t state)
133{
134 set_cpu_data(psci_svc_cpu_data.local_state, state);
135}
136
137static inline plat_local_state_t psci_get_cpu_local_state(void)
138{
139 return get_cpu_data(psci_svc_cpu_data.local_state);
140}
141
142static inline plat_local_state_t psci_get_cpu_local_state_by_idx(int idx)
143{
144 return get_cpu_data_by_index((unsigned int)idx,
145 psci_svc_cpu_data.local_state);
146}
147
148/* Helper function to identify a CPU standby request in PSCI Suspend call */
149static inline int is_cpu_standby_req(unsigned int is_power_down_state,
150 unsigned int retn_lvl)
151{
152 return ((is_power_down_state == 0U) && (retn_lvl == 0U)) ? 1 : 0;
153}
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000154
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100156 * The following two data structures implement the power domain tree. The tree
157 * is used to track the state of all the nodes i.e. power domain instances
158 * described by the platform. The tree consists of nodes that describe CPU power
159 * domains i.e. leaf nodes and all other power domains which are parents of a
160 * CPU power domain i.e. non-leaf nodes.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100161 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100162typedef struct non_cpu_pwr_domain_node {
163 /*
164 * Index of the first CPU power domain node level 0 which has this node
165 * as its parent.
166 */
167 unsigned int cpu_start_idx;
168
169 /*
170 * Number of CPU power domains which are siblings of the domain indexed
171 * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx
172 * -> cpu_start_idx + ncpus' have this node as their parent.
173 */
174 unsigned int ncpus;
175
176 /*
177 * Index of the parent power domain node.
178 * TODO: Figure out whether to whether using pointer is more efficient.
179 */
180 unsigned int parent_node;
181
182 plat_local_state_t local_state;
183
Achin Gupta75f73672013-12-05 16:33:10 +0000184 unsigned char level;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100185
186 /* For indexing the psci_lock array*/
Soby Mathew981487a2015-07-13 14:10:57 +0100187 unsigned char lock_index;
Soby Mathew981487a2015-07-13 14:10:57 +0100188} non_cpu_pd_node_t;
189
190typedef struct cpu_pwr_domain_node {
Soby Mathew011ca182015-07-29 17:05:03 +0100191 u_register_t mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192
Soby Mathew981487a2015-07-13 14:10:57 +0100193 /*
194 * Index of the parent power domain node.
195 * TODO: Figure out whether to whether using pointer is more efficient.
196 */
197 unsigned int parent_node;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198
Soby Mathew981487a2015-07-13 14:10:57 +0100199 /*
200 * A CPU power domain does not require state coordination like its
201 * parent power domains. Hence this node does not include a bakery
202 * lock. A spinlock is required by the CPU_ON handler to prevent a race
203 * when multiple CPUs try to turn ON the same target CPU.
204 */
205 spinlock_t cpu_lock;
206} cpu_pd_node_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
208/*******************************************************************************
209 * Data prototypes
210 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100211extern const plat_psci_ops_t *psci_plat_pm_ops;
212extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS];
213extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
Soby Mathew011ca182015-07-29 17:05:03 +0100214extern unsigned int psci_caps;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000216/* One lock is required per non-CPU power domain node */
217DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100218
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219/*******************************************************************************
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000220 * SPD's power management hooks registered with PSCI
Achin Gupta607084e2014-02-09 18:24:19 +0000221 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100222extern const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +0000223
224/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225 * Function prototypes
226 ******************************************************************************/
227/* Private exported functions from psci_common.c */
Soby Mathew981487a2015-07-13 14:10:57 +0100228int psci_validate_power_state(unsigned int power_state,
229 psci_power_state_t *state_info);
230void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100231int psci_validate_mpidr(u_register_t mpidr);
Soby Mathew981487a2015-07-13 14:10:57 +0100232void psci_init_req_local_pwr_states(void);
Achin Gupta9b2bf252016-06-28 16:46:15 +0100233void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
234 psci_power_state_t *target_state);
Soby Mathewf1f97a12015-07-15 12:13:26 +0100235int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100236 uintptr_t entrypoint, u_register_t context_id);
Soby Mathew981487a2015-07-13 14:10:57 +0100237void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
Soby Mathew011ca182015-07-29 17:05:03 +0100238 unsigned int end_lvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100239 unsigned int node_index[]);
Soby Mathew011ca182015-07-29 17:05:03 +0100240void psci_do_state_coordination(unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100241 psci_power_state_t *state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100242void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100243 unsigned int cpu_idx);
Soby Mathew011ca182015-07-29 17:05:03 +0100244void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100245 unsigned int cpu_idx);
246int psci_validate_suspend_req(const psci_power_state_t *state_info,
Roberto Vargas777dd432018-02-12 12:36:17 +0000247 unsigned int is_power_down_state);
Soby Mathew981487a2015-07-13 14:10:57 +0100248unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info);
249unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100250void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl);
Soby Mathew981487a2015-07-13 14:10:57 +0100251void psci_print_power_domain_map(void);
Soby Mathew96168382014-12-17 14:47:57 +0000252unsigned int psci_is_last_on_cpu(void);
Soby Mathew011ca182015-07-29 17:05:03 +0100253int psci_spd_migrate_info(u_register_t *mpidr);
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000254void psci_do_pwrdown_sequence(unsigned int power_level);
255
256/*
257 * CPU power down is directly called only when HW_ASSISTED_COHERENCY is
258 * available. Otherwise, this needs post-call stack maintenance, which is
259 * handled in assembly.
260 */
261void prepare_cpu_pwr_dwn(unsigned int power_level);
Achin Gupta0959db52013-12-02 17:33:04 +0000262
Soby Mathew981487a2015-07-13 14:10:57 +0100263/* Private exported functions from psci_on.c */
Soby Mathewa0fedc42016-06-16 14:52:04 +0100264int psci_cpu_on_start(u_register_t target_cpu,
Sandrine Bailleux7497bff2016-04-25 09:28:43 +0100265 entry_point_info_t *ep);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
Soby Mathew981487a2015-07-13 14:10:57 +0100267void psci_cpu_on_finish(unsigned int cpu_idx,
268 psci_power_state_t *state_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000270/* Private exported functions from psci_off.c */
Soby Mathew011ca182015-07-29 17:05:03 +0100271int psci_do_cpu_off(unsigned int end_pwrlvl);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100272
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000273/* Private exported functions from psci_suspend.c */
Soby Mathew981487a2015-07-13 14:10:57 +0100274void psci_cpu_suspend_start(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100275 unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100276 psci_power_state_t *state_info,
Roberto Vargas777dd432018-02-12 12:36:17 +0000277 unsigned int is_power_down_state);
Soby Mathew8595b872015-01-06 15:36:38 +0000278
Soby Mathew981487a2015-07-13 14:10:57 +0100279void psci_cpu_suspend_finish(unsigned int cpu_idx,
280 psci_power_state_t *state_info);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000281
Achin Guptae1aa5162014-06-26 09:58:52 +0100282/* Private exported functions from psci_helpers.S */
Soby Mathew011ca182015-07-29 17:05:03 +0100283void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level);
Achin Guptae1aa5162014-06-26 09:58:52 +0100284void psci_do_pwrup_cache_maintenance(void);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285
Juan Castillo4dc4a472014-08-12 11:17:06 +0100286/* Private exported functions from psci_system_off.c */
287void __dead2 psci_system_off(void);
288void __dead2 psci_system_reset(void);
Roberto Vargasb820ad02017-07-26 09:23:09 +0100289int psci_system_reset2(uint32_t reset_type, u_register_t cookie);
Juan Castillo4dc4a472014-08-12 11:17:06 +0100290
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100291/* Private exported functions from psci_stat.c */
292void psci_stats_update_pwr_down(unsigned int end_pwrlvl,
293 const psci_power_state_t *state_info);
294void psci_stats_update_pwr_up(unsigned int end_pwrlvl,
dp-arm66abfbe2017-01-31 13:01:04 +0000295 const psci_power_state_t *state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100296u_register_t psci_stat_residency(u_register_t target_cpu,
297 unsigned int power_state);
298u_register_t psci_stat_count(u_register_t target_cpu,
299 unsigned int power_state);
300
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100301/* Private exported functions from psci_mem_protect.c */
302int psci_mem_protect(unsigned int enable);
303int psci_mem_chk_range(uintptr_t base, u_register_t length);
304
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100305#endif /* PSCI_PRIVATE_H */