blob: d1e9620de980d172aa28505cff63209d8b51ccd0 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
7#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
14#include <common/romlib.h>
15#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000022#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010023
24/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
25 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010026#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010027
28
29void arm_setup_romlib(void)
30{
31#if USE_ROMLIB
32 if (!rom_lib_init(ROMLIB_VERSION))
33 panic();
34#endif
35}
Dan Handley9df48042015-03-19 18:58:55 +000036
Soby Mathew21f93612016-03-23 10:11:10 +000037uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000038{
Soby Mathew4876ae32016-05-09 17:20:10 +010039#ifdef PRELOADED_BL33_BASE
40 return PRELOADED_BL33_BASE;
41#else
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010042 return PLAT_ARM_NS_IMAGE_BASE;
Soby Mathew4876ae32016-05-09 17:20:10 +010043#endif
Dan Handley9df48042015-03-19 18:58:55 +000044}
45
46/*******************************************************************************
47 * Gets SPSR for BL32 entry
48 ******************************************************************************/
49uint32_t arm_get_spsr_for_bl32_entry(void)
50{
51 /*
52 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000053 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000054 */
55 return 0;
56}
57
58/*******************************************************************************
59 * Gets SPSR for BL33 entry
60 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -070061#ifdef __aarch64__
Dan Handley9df48042015-03-19 18:58:55 +000062uint32_t arm_get_spsr_for_bl33_entry(void)
63{
Dan Handley9df48042015-03-19 18:58:55 +000064 unsigned int mode;
65 uint32_t spsr;
66
67 /* Figure out what mode we enter the non-secure world in */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000068 mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +000069
70 /*
71 * TODO: Consider the possibility of specifying the SPSR in
72 * the FIP ToC and allowing the platform to have a say as
73 * well.
74 */
75 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
76 return spsr;
77}
Soby Mathew0d268dc2016-07-11 14:13:56 +010078#else
79/*******************************************************************************
80 * Gets SPSR for BL33 entry
81 ******************************************************************************/
82uint32_t arm_get_spsr_for_bl33_entry(void)
83{
84 unsigned int hyp_status, mode, spsr;
85
86 hyp_status = GET_VIRT_EXT(read_id_pfr1());
87
88 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
89
90 /*
91 * TODO: Consider the possibility of specifying the SPSR in
92 * the FIP ToC and allowing the platform to have a say as
93 * well.
94 */
95 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
96 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
97 return spsr;
98}
Julius Werner8e0ef0f2019-07-09 14:02:43 -070099#endif /* __aarch64__ */
Dan Handley9df48042015-03-19 18:58:55 +0000100
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100101/*******************************************************************************
102 * Configures access to the system counter timer module.
103 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800104#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100105void arm_configure_sys_timer(void)
106{
107 unsigned int reg_val;
108
Soby Mathew2d9f7952018-06-11 16:21:30 +0100109 /* Read the frequency of the system counter */
110 unsigned int freq_val = plat_get_syscnt_freq2();
111
Juan Castilloaadf19a2015-11-06 16:02:32 +0000112#if ARM_CONFIG_CNTACR
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000113 reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
114 reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
115 reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100116 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000117#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100118
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000119 reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100120 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100121
122 /*
123 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
124 * system register initialized during psci_arch_setup() is different
125 * from this and has to be updated independently.
126 */
127 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
128
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100129#if defined(PLAT_juno) || defined(PLAT_n1sdp)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100130 /*
131 * Initialize CNTFRQ register in Non-secure CNTBase frame.
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100132 * This is only required for Juno and N1SDP, because they do not
133 * follow ARM ARM in that the value updated in CNTFRQ is not
134 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
Soby Mathew2d9f7952018-06-11 16:21:30 +0100135 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000136 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100137#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100138}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800139#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000140
141/*******************************************************************************
142 * Returns ARM platform specific memory map regions.
143 ******************************************************************************/
144const mmap_region_t *plat_arm_get_mmap(void)
145{
146 return plat_arm_mmap;
147}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100148
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100149#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100150
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100151unsigned int plat_get_syscnt_freq2(void)
152{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100153 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100154
155 /* Read the frequency from Frequency modes table */
156 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
157
158 /* The first entry of the frequency modes table must not be 0 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000159 if (counter_base_frequency == 0U)
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100160 panic();
161
162 return counter_base_frequency;
163}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100164
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100165#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100166
167#if SDEI_SUPPORT
168/*
169 * Translate SDEI entry point to PA, and perform standard ARM entry point
170 * validation on it.
171 */
172int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
173{
174 uint64_t par, pa;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000175 u_register_t scr_el3;
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100176
177 /* Doing Non-secure address translation requires SCR_EL3.NS set */
178 scr_el3 = read_scr_el3();
179 write_scr_el3(scr_el3 | SCR_NS_BIT);
180 isb();
181
182 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
183 if (client_mode == MODE_EL2) {
184 /*
185 * Translate entry point to Physical Address using the EL2
186 * translation regime.
187 */
188 ats1e2r(ep);
189 } else {
190 /*
191 * Translate entry point to Physical Address using the EL1&0
192 * translation regime, including stage 2.
193 */
194 ats12e1r(ep);
195 }
196 isb();
197 par = read_par_el1();
198
199 /* Restore original SCRL_EL3 */
200 write_scr_el3(scr_el3);
201 isb();
202
203 /* If the translation resulted in fault, return failure */
204 if ((par & PAR_F_MASK) != 0)
205 return -1;
206
207 /* Extract Physical Address from PAR */
208 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
209
210 /* Perform NS entry point validation on the physical address */
211 return arm_validate_ns_entrypoint(pa);
212}
213#endif