blob: 6b66be582af7238984a4ddcc65b201d0cc6321fe [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Harrison Mutaibc823e22023-12-22 18:42:27 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000014#include <common/debug.h>
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +010015#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010016#include <lib/fconf/fconf_dyn_cfg_getter.h>
Harrison Mutaibc823e22023-12-22 18:42:27 +000017#if TRANSFER_LIST
18#include <lib/transfer_list.h>
19#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/utils.h>
21#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000022#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <plat/common/platform.h>
24
Dan Handley9df48042015-03-19 18:58:55 +000025/* Weak definitions may be overridden in specific ARM standard platform */
26#pragma weak bl1_early_platform_setup
27#pragma weak bl1_plat_arch_setup
Dan Handley9df48042015-03-19 18:58:55 +000028#pragma weak bl1_plat_sec_mem_layout
Gary Morrison3d7f6542021-01-27 13:08:47 -060029#pragma weak arm_bl1_early_platform_setup
Yatharth Kocharede39cb2016-11-14 12:01:04 +000030#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010031#pragma weak bl1_plat_get_next_image_id
32#pragma weak plat_arm_bl1_fwu_needed
Gary Morrison3d7f6542021-01-27 13:08:47 -060033#pragma weak arm_bl1_plat_arch_setup
laurenw-arm56f1e3e2021-03-03 14:19:38 -060034#pragma weak arm_bl1_platform_setup
Dan Handley9df48042015-03-19 18:58:55 +000035
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010036#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
37 bl1_tzram_layout.total_base, \
38 bl1_tzram_layout.total_size, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050039 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010040/*
41 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
42 * otherwise one region is defined containing both
43 */
44#if SEPARATE_CODE_AND_RODATA
45#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010046 BL_CODE_BASE, \
47 BL1_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050048 MT_CODE | EL3_PAS), \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010049 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010050 BL1_RO_DATA_BASE, \
51 BL1_RO_DATA_END \
52 - BL_RO_DATA_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050053 MT_RO_DATA | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010054#else
55#define MAP_BL1_RO MAP_REGION_FLAT( \
56 BL_CODE_BASE, \
57 BL1_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050058 MT_CODE | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010059#endif
Dan Handley9df48042015-03-19 18:58:55 +000060
61/* Data structure which holds the extents of the trusted SRAM for BL1*/
62static meminfo_t bl1_tzram_layout;
63
Manish V Badarkhebc4350b2020-07-14 11:28:36 +010064/* Boolean variable to hold condition whether firmware update needed or not */
65static bool is_fwu_needed;
66
Harrison Mutaide61e202024-09-23 11:15:12 +000067struct transfer_list_header *secure_tl;
Harrison Mutaibc823e22023-12-22 18:42:27 +000068
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020069struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000070{
71 return &bl1_tzram_layout;
72}
73
74/*******************************************************************************
75 * BL1 specific platform actions shared between ARM standard platforms.
76 ******************************************************************************/
77void arm_bl1_early_platform_setup(void)
78{
Dan Handley9df48042015-03-19 18:58:55 +000079
Juan Castillob6132f12015-10-06 14:01:35 +010080#if !ARM_DISABLE_TRUSTED_WDOG
81 /* Enable watchdog */
Aditya Angadi20b48412019-04-16 11:29:14 +053082 plat_arm_secure_wdt_start();
Juan Castillob6132f12015-10-06 14:01:35 +010083#endif
84
Dan Handley9df48042015-03-19 18:58:55 +000085 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010086 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000087
88 /* Allow BL1 to see the whole Trusted RAM */
89 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
90 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Harrison Mutaide61e202024-09-23 11:15:12 +000091
92#if TRANSFER_LIST
93 secure_tl = transfer_list_ensure((void *)PLAT_ARM_EL3_FW_HANDOFF_BASE,
94 PLAT_ARM_FW_HANDOFF_SIZE);
95 assert(secure_tl != NULL);
96#endif
Dan Handley9df48042015-03-19 18:58:55 +000097}
98
99void bl1_early_platform_setup(void)
100{
101 arm_bl1_early_platform_setup();
102
103 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000104 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000105 * No need for locks as no other CPU is active.
106 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000107 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +0000108 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000109 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +0000110 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000111 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000112}
113
114/******************************************************************************
115 * Perform the very early platform specific architecture setup shared between
116 * ARM standard platforms. This only does basic initialization. Later
117 * architectural setup (bl1_arch_setup()) does not do anything platform
118 * specific.
119 *****************************************************************************/
120void arm_bl1_plat_arch_setup(void)
121{
Sandrine Bailleux2f37ce62023-10-26 15:14:42 +0200122#if USE_COHERENT_MEM
123 /* Ensure ARM platforms don't use coherent memory in BL1. */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100124 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000125#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100126
127 const mmap_region_t bl_regions[] = {
128 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100129 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100130#if USE_ROMLIB
131 ARM_MAP_ROMLIB_CODE,
132 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100133#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100134 {0}
135 };
136
Roberto Vargas344ff022018-10-19 16:44:18 +0100137 setup_page_tables(bl_regions, plat_arm_get_mmap());
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700138#ifdef __aarch64__
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100139 enable_mmu_el3(0);
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700140#else
141 enable_mmu_svc_mon(0);
142#endif /* __aarch64__ */
Roberto Vargase3adc372018-05-23 09:27:06 +0100143
144 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000145}
146
147void bl1_plat_arch_setup(void)
148{
149 arm_bl1_plat_arch_setup();
150}
151
152/*
153 * Perform the platform specific architecture setup shared between
154 * ARM standard platforms.
155 */
156void arm_bl1_platform_setup(void)
157{
Harrison Mutaibc823e22023-12-22 18:42:27 +0000158 const struct dyn_cfg_dtb_info_t *config_info __unused;
159 uint32_t fw_config_max_size __unused;
160 image_info_t config_image_info __unused;
161 struct transfer_list_entry *te __unused;
162
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100163 image_desc_t *desc;
Harrison Mutaibc823e22023-12-22 18:42:27 +0000164
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100165 int err = -1;
166
Dan Handley9df48042015-03-19 18:58:55 +0000167 /* Initialise the IO layer and register platform IO devices */
168 plat_arm_io_setup();
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +0100169
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100170 /* Check if we need FWU before further processing */
Manish V Badarkhebc4350b2020-07-14 11:28:36 +0100171 is_fwu_needed = plat_arm_bl1_fwu_needed();
172 if (is_fwu_needed) {
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100173 ERROR("Skip platform setup as FWU detected\n");
174 return;
175 }
176
Harrison Mutaibc823e22023-12-22 18:42:27 +0000177#if TRANSFER_LIST
Harrison Mutaibc823e22023-12-22 18:42:27 +0000178 te = transfer_list_add(secure_tl, TL_TAG_TB_FW_CONFIG,
179 ARM_TB_FW_CONFIG_MAX_SIZE, NULL);
180 assert(te != NULL);
181
182 /*
183 * Set the load address of TB_FW_CONFIG in the data section of the TE just
184 * allocated in the secure transfer list.
185 */
186 SET_PARAM_HEAD(&config_image_info, PARAM_IMAGE_BINARY, VERSION_2, 0);
187 config_image_info.image_base = (uintptr_t)transfer_list_entry_data(te);
188 config_image_info.image_max_size = te->data_size;
189
190 VERBOSE("FCONF: Loading config with image ID: %u\n", TB_FW_CONFIG_ID);
191 err = load_auth_image(TB_FW_CONFIG_ID, &config_image_info);
192 if (err != 0) {
193 VERBOSE("Failed to load config %u\n", TB_FW_CONFIG_ID);
194 plat_error_handler(err);
195 }
196
197 transfer_list_update_checksum(secure_tl);
198 fconf_populate("TB_FW", (uintptr_t)transfer_list_entry_data(te));
199#else
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100200 /* Set global DTB info for fixed fw_config information */
201 fw_config_max_size = ARM_FW_CONFIG_LIMIT - ARM_FW_CONFIG_BASE;
Manish V Badarkhefc0b8672022-04-21 22:53:43 +0100202 set_config_info(ARM_FW_CONFIG_BASE, ~0UL, fw_config_max_size, FW_CONFIG_ID);
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100203
204 /* Fill the device tree information struct with the info from the config dtb */
205 err = fconf_load_config(FW_CONFIG_ID);
206 if (err < 0) {
207 ERROR("Loading of FW_CONFIG failed %d\n", err);
208 plat_error_handler(err);
209 }
210
211 /*
212 * FW_CONFIG loaded successfully. If FW_CONFIG device tree parsing
213 * is successful then load TB_FW_CONFIG device tree.
214 */
Harrison Mutaibc823e22023-12-22 18:42:27 +0000215 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
216 if (config_info != NULL) {
217 err = fconf_populate_dtb_registry(config_info->config_addr);
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100218 if (err < 0) {
219 ERROR("Parsing of FW_CONFIG failed %d\n", err);
220 plat_error_handler(err);
221 }
Harrison Mutaibc823e22023-12-22 18:42:27 +0000222
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100223 /* load TB_FW_CONFIG */
224 err = fconf_load_config(TB_FW_CONFIG_ID);
225 if (err < 0) {
226 ERROR("Loading of TB_FW_CONFIG failed %d\n", err);
227 plat_error_handler(err);
228 }
229 } else {
230 ERROR("Invalid FW_CONFIG address\n");
231 plat_error_handler(err);
232 }
Harrison Mutaibc823e22023-12-22 18:42:27 +0000233#endif /* TRANSFER_LIST */
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100234
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100235 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
Harrison Mutaibc823e22023-12-22 18:42:27 +0000236
237#if TRANSFER_LIST
238 transfer_list_set_handoff_args(secure_tl, &desc->ep_info);
239#else
240 /* The BL2 ep_info arg0 is modified to point to FW_CONFIG */
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100241 assert(desc != NULL);
Harrison Mutaibc823e22023-12-22 18:42:27 +0000242 desc->ep_info.args.arg0 = config_info->config_addr;
243#endif /* TRANSFER_LIST */
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +0100244
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000245#if CRYPTO_SUPPORT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100246 /* Share the Mbed TLS heap info with other images */
247 arm_bl1_set_mbedtls_heap();
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000248#endif /* CRYPTO_SUPPORT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100249
Soby Mathewd969a7e2018-06-11 16:40:36 +0100250 /*
251 * Allow access to the System counter timer module and program
252 * counter frequency for non secure images during FWU
253 */
Usama Arife97998f2018-11-30 15:43:56 +0000254#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathewd969a7e2018-06-11 16:40:36 +0100255 arm_configure_sys_timer();
Usama Arife97998f2018-11-30 15:43:56 +0000256#endif
Usama Arif078e66f2018-12-12 17:14:29 +0000257#if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
Soby Mathewd969a7e2018-06-11 16:40:36 +0100258 write_cntfrq_el0(plat_get_syscnt_freq2());
Usama Arif078e66f2018-12-12 17:14:29 +0000259#endif
Dan Handley9df48042015-03-19 18:58:55 +0000260}
261
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000262void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
263{
Juan Castillob6132f12015-10-06 14:01:35 +0100264#if !ARM_DISABLE_TRUSTED_WDOG
265 /* Disable watchdog before leaving BL1 */
Aditya Angadi20b48412019-04-16 11:29:14 +0530266 plat_arm_secure_wdt_stop();
Juan Castillob6132f12015-10-06 14:01:35 +0100267#endif
268
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000269#ifdef EL3_PAYLOAD_BASE
270 /*
271 * Program the EL3 payload's entry point address into the CPUs mailbox
272 * in order to release secondary CPUs from their holding pen and make
273 * them jump there.
274 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100275 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000276 dsbsy();
277 sev();
278#endif
279}
Soby Mathew94273572018-03-07 11:32:04 +0000280
Sathees Balya22576072018-09-03 17:41:13 +0100281/*
282 * On Arm platforms, the FWU process is triggered when the FIP image has
283 * been tampered with.
284 */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000285bool plat_arm_bl1_fwu_needed(void)
Sathees Balya22576072018-09-03 17:41:13 +0100286{
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000287 return !arm_io_is_toc_valid();
Sathees Balya22576072018-09-03 17:41:13 +0100288}
289
Soby Mathew94273572018-03-07 11:32:04 +0000290/*******************************************************************************
291 * The following function checks if Firmware update is needed,
292 * by checking if TOC in FIP image is valid or not.
293 ******************************************************************************/
294unsigned int bl1_plat_get_next_image_id(void)
295{
Manish V Badarkhebc4350b2020-07-14 11:28:36 +0100296 return is_fwu_needed ? NS_BL1U_IMAGE_ID : BL2_IMAGE_ID;
Soby Mathew94273572018-03-07 11:32:04 +0000297}
Harrison Mutaibc823e22023-12-22 18:42:27 +0000298
299// Use the default implementation of this function when Firmware Handoff is
300// disabled to avoid duplicating its logic.
301#if TRANSFER_LIST
302int bl1_plat_handle_post_image_load(unsigned int image_id)
303{
304 image_desc_t *image_desc __unused;
305
306 assert(image_id == BL2_IMAGE_ID);
307 struct transfer_list_entry *te;
308
309 /* Convey this information to BL2 via its TL. */
310 te = transfer_list_add(secure_tl, TL_TAG_SRAM_LAYOUT64,
311 sizeof(meminfo_t), NULL);
312 assert(te != NULL);
313
314 bl1_plat_calc_bl2_layout(&bl1_tzram_layout,
315 (meminfo_t *)transfer_list_entry_data(te));
316
317 transfer_list_update_checksum(secure_tl);
318
319 /**
320 * Before exiting make sure the contents of the TL are flushed in case there's no
321 * support for hardware cache coherency.
322 */
323 flush_dcache_range((uintptr_t)secure_tl, secure_tl->size);
324 return 0;
325}
326#endif /* TRANSFER_LIST*/