blob: 600af612a2c36508162a62d2ad2d37cabb5844e4 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +00009#include <arm_spm_def.h>
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +010010#include <arm_xlat_tables.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010011#include <assert.h>
12#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000013#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010014#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000015#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010016#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000017#include <plat_arm.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000018#include <secure_partition.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000019#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010020#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
Achin Gupta1fa7eb62015-11-03 14:18:34 +000022/* Defines for GIC Driver build time selection */
23#define FVP_GICV2 1
24#define FVP_GICV3 2
25#define FVP_GICV3_LEGACY 3
26
Achin Gupta4f6ad662013-10-25 09:08:21 +010027/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000028 * arm_config holds the characteristics of the differences between the three FVP
29 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000030 * at each boot stage by the primary before enabling the MMU (to allow
31 * interconnect configuration) & used thereafter. Each BL will have its own copy
32 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010033 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000034arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010035
36#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
37 DEVICE0_SIZE, \
38 MT_DEVICE | MT_RW | MT_SECURE)
39
40#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
41 DEVICE1_SIZE, \
42 MT_DEVICE | MT_RW | MT_SECURE)
43
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010044/*
45 * Need to be mapped with write permissions in order to set a new non-volatile
46 * counter value.
47 */
Juan Castillo31a68f02015-04-14 12:49:03 +010048#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
49 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010050 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010051
52
Jon Medhurstb1eb0932014-02-26 16:27:53 +000053/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010054 * Table of memory regions for various BL stages to map using the MMU.
55 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
56 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010057 *
58 * The flash needs to be mapped as writable in order to erase the FIP's Table of
59 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000060 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090061#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000062const mmap_region_t plat_arm_mmap[] = {
63 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010064 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000065 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010066 MAP_DEVICE0,
67 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010068#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010069 /* To access the Root of Trust Public Key registers. */
70 MAP_DEVICE2,
71 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010072 ARM_MAP_NS_DRAM1,
73#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010074 {0}
75};
76#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090077#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000078const mmap_region_t plat_arm_mmap[] = {
79 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010080 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010082 MAP_DEVICE0,
83 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000084 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010085#ifdef AARCH64
86 ARM_MAP_DRAM2,
87#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010088#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000089 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010090#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010091#if TRUSTED_BOARD_BOOT
92 /* To access the Root of Trust Public Key registers. */
93 MAP_DEVICE2,
94#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000095#if ENABLE_SPM
96 ARM_SP_IMAGE_MMAP,
97#endif
David Wang0ba499f2016-03-07 11:02:57 +080098#if ARM_BL31_IN_DRAM
99 ARM_MAP_BL31_SEC_DRAM,
100#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200101#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100102 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200103 ARM_OPTEE_PAGEABLE_LOAD_MEM,
104#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100105 {0}
106};
107#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900108#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100109const mmap_region_t plat_arm_mmap[] = {
110 MAP_DEVICE0,
111 V2M_MAP_IOFPGA,
112 {0}
113};
114#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900115#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000116const mmap_region_t plat_arm_mmap[] = {
117 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100118 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000119 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100120 MAP_DEVICE0,
121 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100122 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000123#if ENABLE_SPM
124 ARM_SPM_BUF_EL3_MMAP,
125#endif
126 {0}
127};
128
129#if ENABLE_SPM && defined(IMAGE_BL31)
130const mmap_region_t plat_arm_secure_partition_mmap[] = {
131 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100132 MAP_REGION_FLAT(DEVICE0_BASE, \
133 DEVICE0_SIZE, \
134 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000135 ARM_SP_IMAGE_MMAP,
136 ARM_SP_IMAGE_NS_BUF_MMAP,
137 ARM_SP_IMAGE_RW_MMAP,
138 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100139 {0}
140};
141#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000142#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900143#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000144const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100145#ifdef AARCH32
146 ARM_MAP_SHARED_RAM,
147#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000148 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100149 MAP_DEVICE0,
150 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000151 {0}
152};
Soby Mathewb08bc042014-09-03 17:48:44 +0100153#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000154
Dan Handley2b6b5742015-03-19 19:17:53 +0000155ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000156
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100157#if FVP_INTERCONNECT_DRIVER != FVP_CCN
158static const int fvp_cci400_map[] = {
159 PLAT_FVP_CCI400_CLUS0_SL_PORT,
160 PLAT_FVP_CCI400_CLUS1_SL_PORT,
161};
162
163static const int fvp_cci5xx_map[] = {
164 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
165 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
166};
167
168static unsigned int get_interconnect_master(void)
169{
170 unsigned int master;
171 u_register_t mpidr;
172
173 mpidr = read_mpidr_el1();
174 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
175 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
176
177 assert(master < FVP_CLUSTER_COUNT);
178 return master;
179}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000180#endif
181
182#if ENABLE_SPM && defined(IMAGE_BL31)
183/*
184 * Boot information passed to a secure partition during initialisation. Linear
185 * indices in MP information will be filled at runtime.
186 */
187static secure_partition_mp_info_t sp_mp_info[] = {
188 [0] = {0x80000000, 0},
189 [1] = {0x80000001, 0},
190 [2] = {0x80000002, 0},
191 [3] = {0x80000003, 0},
192 [4] = {0x80000100, 0},
193 [5] = {0x80000101, 0},
194 [6] = {0x80000102, 0},
195 [7] = {0x80000103, 0},
196};
197
198const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
199 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
200 .h.version = VERSION_1,
201 .h.size = sizeof(secure_partition_boot_info_t),
202 .h.attr = 0,
203 .sp_mem_base = ARM_SP_IMAGE_BASE,
204 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
205 .sp_image_base = ARM_SP_IMAGE_BASE,
206 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
207 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
208 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
209 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
210 .sp_image_size = ARM_SP_IMAGE_SIZE,
211 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
212 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
213 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
214 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
215 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
216 .num_cpus = PLATFORM_CORE_COUNT,
217 .mp_info = &sp_mp_info[0],
218};
219
220const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
221{
222 return plat_arm_secure_partition_mmap;
223}
224
225const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
226 void *cookie)
227{
228 return &plat_arm_secure_partition_boot_info;
229}
230
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100231#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100232
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233/*******************************************************************************
234 * A single boot loader stack is expected to work on both the Foundation FVP
235 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
236 * SYS_ID register provides a mechanism for detecting the differences between
237 * these platforms. This information is stored in a per-BL array to allow the
238 * code to take the correct path.Per BL platform configuration.
239 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000240void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100242 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100243
Dan Handley2b6b5742015-03-19 19:17:53 +0000244 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
245 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
246 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
247 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
248 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100249
Andrew Thoelke960347d2014-06-26 14:27:26 +0100250 if (arch != ARCH_MODEL) {
251 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000252 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100253 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254
255 /*
256 * The build field in the SYS_ID tells which variant of the GIC
257 * memory is implemented by the model.
258 */
259 switch (bld) {
260 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000261 ERROR("Legacy Versatile Express memory map for GIC peripheral"
262 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000263 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264 break;
265 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266 break;
267 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100268 ERROR("Unsupported board build %x\n", bld);
269 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270 }
271
272 /*
273 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
274 * for the Foundation FVP.
275 */
276 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000277 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000278 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100279
280 /*
281 * Check for supported revisions of Foundation FVP
282 * Allow future revisions to run but emit warning diagnostic
283 */
284 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000285 case REV_FOUNDATION_FVP_V2_0:
286 case REV_FOUNDATION_FVP_V2_1:
287 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100288 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100289 break;
290 default:
291 WARN("Unrecognized Foundation FVP revision %x\n", rev);
292 break;
293 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100294 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000295 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100296 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100297
298 /*
299 * Check for supported revisions
300 * Allow future revisions to run but emit warning diagnostic
301 */
302 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000303 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100304 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
305 break;
306 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100307 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100308 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100309 break;
310 default:
311 WARN("Unrecognized Base FVP revision %x\n", rev);
312 break;
313 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100314 break;
315 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100316 ERROR("Unsupported board HBI number 0x%x\n", hbi);
317 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100319
320 /*
321 * We assume that the presence of MT bit, and therefore shifted
322 * affinities, is uniform across the platform: either all CPUs, or no
323 * CPUs implement it.
324 */
325 if (read_mpidr_el1() & MPIDR_MT_MASK)
326 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100327}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100328
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000329
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000330void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100331{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000332#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100333 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
334 ERROR("Unrecognized CCN variant detected. Only CCN-502"
335 " is supported");
336 panic();
337 }
338
339 plat_arm_interconnect_init();
340#else
341 uintptr_t cci_base = 0;
342 const int *cci_map = 0;
343 unsigned int map_size = 0;
344
345 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
346 ARM_CONFIG_FVP_HAS_CCI5XX))) {
347 return;
348 }
349
350 /* Initialize the right interconnect */
351 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
352 cci_base = PLAT_FVP_CCI5XX_BASE;
353 cci_map = fvp_cci5xx_map;
354 map_size = ARRAY_SIZE(fvp_cci5xx_map);
355 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
356 cci_base = PLAT_FVP_CCI400_BASE;
357 cci_map = fvp_cci400_map;
358 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000359 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100360
361 assert(cci_base);
362 assert(cci_map);
363 cci_init(cci_base, cci_map, map_size);
364#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100365}
366
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000367void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100368{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100369#if FVP_INTERCONNECT_DRIVER == FVP_CCN
370 plat_arm_interconnect_enter_coherency();
371#else
372 unsigned int master;
373
374 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
375 ARM_CONFIG_FVP_HAS_CCI5XX)) {
376 master = get_interconnect_master();
377 cci_enable_snoop_dvm_reqs(master);
378 }
379#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000380}
381
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000382void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000383{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100384#if FVP_INTERCONNECT_DRIVER == FVP_CCN
385 plat_arm_interconnect_exit_coherency();
386#else
387 unsigned int master;
388
389 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
390 ARM_CONFIG_FVP_HAS_CCI5XX)) {
391 master = get_interconnect_master();
392 cci_disable_snoop_dvm_reqs(master);
393 }
394#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100395}