blob: b63543c91f7a629051e587af0b34fb204697aaae [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Sona Mathew9e505f92024-03-13 11:33:54 -05002 * Copyright (c) 2017-2024, Arm Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000013#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <arch_helpers.h>
15#include <lib/cassert.h>
16#include <lib/utils_def.h>
17#include <lib/xlat_tables/xlat_tables_v2.h>
18
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000019#include "../xlat_tables_private.h"
20
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010021#if (ARM_ARCH_MAJOR == 7) && !defined(ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING)
Etienne Carriere0af78b62017-11-08 13:53:47 +010022#error ARMv7 target does not support LPAE MMU descriptors
23#endif
24
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010025/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010026 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010027 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029{
30 /*
Antonio Nino Diaz0842bd62018-07-12 15:54:10 +010031 * The library uses the long descriptor translation table format, which
32 * supports 4 KiB pages only.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 return size == PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010035}
36
37size_t xlat_arch_get_max_supported_granule_size(void)
38{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010040}
41
Zelalem Aweke173c6a22021-07-08 17:23:04 -050042/*
43 * Determine the physical address space encoded in the 'attr' parameter.
44 *
45 * The physical address will fall into one of two spaces; secure or
46 * nonsecure.
47 */
48uint32_t xlat_arch_get_pas(uint32_t attr)
49{
50 uint32_t pas = MT_PAS(attr);
51
52 if (pas == MT_NS) {
53 return LOWER_ATTRS(NS);
54 } else { /* MT_SECURE */
55 return 0U;
56 }
57}
58
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000059#if ENABLE_ASSERTIONS
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010060unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000061{
62 /* Physical address space size for long descriptor format. */
David Cunadoc1503122018-02-16 21:12:58 +000063 return (1ULL << 40) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000064}
Sathees Balya74155972019-01-25 11:36:01 +000065
66/*
67 * Return minimum virtual address space size supported by the architecture
68 */
69uintptr_t xlat_get_min_virt_addr_space_size(void)
70{
71 return MIN_VIRT_ADDR_SPACE_SIZE;
72}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000073#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000074
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010075bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000076{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010077 if (ctx->xlat_regime == EL1_EL0_REGIME) {
78 assert(xlat_arch_current_el() == 1U);
79 return (read_sctlr() & SCTLR_M_BIT) != 0U;
80 } else {
81 assert(ctx->xlat_regime == EL2_REGIME);
82 assert(xlat_arch_current_el() == 2U);
83 return (read_hsctlr() & HSCTLR_M_BIT) != 0U;
84 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000085}
86
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010087bool is_dcache_enabled(void)
88{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010089 if (IS_IN_EL2()) {
90 return (read_hsctlr() & HSCTLR_C_BIT) != 0U;
91 } else {
92 return (read_sctlr() & SCTLR_C_BIT) != 0U;
93 }
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010094}
95
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010096uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010097{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010098 if (xlat_regime == EL1_EL0_REGIME) {
99 return UPPER_ATTRS(XN) | UPPER_ATTRS(PXN);
100 } else {
101 assert(xlat_regime == EL2_REGIME);
102 return UPPER_ATTRS(XN);
103 }
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100104}
105
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100106void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100107{
108 /*
109 * Ensure the translation table write has drained into memory before
110 * invalidating the TLB entry.
111 */
112 dsbishst();
113
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100114 if (xlat_regime == EL1_EL0_REGIME) {
115 tlbimvaais(TLBI_ADDR(va));
116 } else {
117 assert(xlat_regime == EL2_REGIME);
118 tlbimvahis(TLBI_ADDR(va));
119 }
Douglas Raillard2d545792017-09-25 15:23:22 +0100120}
121
Antonio Nino Diazac998032017-02-27 17:23:54 +0000122void xlat_arch_tlbi_va_sync(void)
123{
124 /* Invalidate all entries from branch predictors. */
125 bpiallis();
126
127 /*
128 * A TLB maintenance instruction can complete at any time after
129 * it is issued, but is only guaranteed to be complete after the
130 * execution of DSB by the PE that executed the TLB maintenance
131 * instruction. After the TLB invalidate instruction is
132 * complete, no new memory accesses using the invalidated TLB
133 * entries will be observed by any observer of the system
134 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
135 * "Ordering and completion of TLB maintenance instructions".
136 */
137 dsbish();
138
139 /*
140 * The effects of a completed TLB maintenance instruction are
141 * only guaranteed to be visible on the PE that executed the
142 * instruction after the execution of an ISB instruction by the
143 * PE that executed the TLB maintenance instruction.
144 */
145 isb();
146}
147
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100148unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100149{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100150 if (IS_IN_HYP()) {
151 return 2U;
152 } else {
153 assert(IS_IN_SVC() || IS_IN_MON());
154 /*
155 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor,
156 * System, SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
157 *
158 * The PL1&0 translation regime in AArch32 behaves like the
159 * EL1&0 regime in AArch64 except for the XN bits, but we set
160 * and unset them at the same time, so there's no difference in
161 * practice.
162 */
163 return 1U;
164 }
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100165}
166
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000167/*******************************************************************************
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100168 * Function for enabling the MMU in PL1 or PL2, assuming that the page tables
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100169 * have already been created.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000170 ******************************************************************************/
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100171void setup_mmu_cfg(uint64_t *params, unsigned int flags,
172 const uint64_t *base_table, unsigned long long max_pa,
173 uintptr_t max_va, __unused int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000174{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100175 uint64_t mair, ttbr0;
176 uint32_t ttbcr;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000177
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000178 /* Set attributes in the right indices of the MAIR */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100179 mair = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
180 mair |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000181 ATTR_IWBWA_OWBWA_NTR_INDEX);
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100182 mair |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000183 ATTR_NON_CACHEABLE_INDEX);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100184
185 /*
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100186 * Configure the control register for stage 1 of the PL1&0 or EL2
187 * translation regimes.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100188 */
189
190 /* Use the Long-descriptor translation table format. */
191 ttbcr = TTBCR_EAE_BIT;
192
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100193 if (xlat_regime == EL1_EL0_REGIME) {
194 assert(IS_IN_SVC() || IS_IN_MON());
195 /*
196 * Disable translation table walk for addresses that are
197 * translated using TTBR1. Therefore, only TTBR0 is used.
198 */
199 ttbcr |= TTBCR_EPD1_BIT;
200 } else {
201 assert(xlat_regime == EL2_REGIME);
202 assert(IS_IN_HYP());
203
204 /*
205 * Set HTCR bits as well. Set HTTBR table properties
206 * as Inner & outer WBWA & shareable.
207 */
208 ttbcr |= HTCR_RES1 |
209 HTCR_SH0_INNER_SHAREABLE | HTCR_RGN0_OUTER_WBA |
210 HTCR_RGN0_INNER_WBA;
211 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000212
213 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100214 * Limit the input address ranges and memory region sizes translated
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100215 * using TTBR0 to the given virtual address space size, if smaller than
216 * 32 bits.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100217 */
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100218 if (max_va != UINT32_MAX) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100219 uintptr_t virtual_addr_space_size = max_va + 1U;
220
Sathees Balya74155972019-01-25 11:36:01 +0000221 assert(virtual_addr_space_size >=
222 xlat_get_min_virt_addr_space_size());
Sathees Balya74155972019-01-25 11:36:01 +0000223 assert(IS_POWER_OF_TWO(virtual_addr_space_size));
224
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100225 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100226 * __builtin_ctzll(0) is undefined but here we are guaranteed
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100227 * that virtual_addr_space_size is in the range [1, UINT32_MAX].
228 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100229 int t0sz = 32 - __builtin_ctzll(virtual_addr_space_size);
230
231 ttbcr |= (uint32_t) t0sz;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100232 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100233
234 /*
235 * Set the cacheability and shareability attributes for memory
236 * associated with translation table walks using TTBR0.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000237 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100238 if ((flags & XLAT_TABLE_NC) != 0U) {
Summer Qindaf5dbb2017-03-16 17:16:34 +0000239 /* Inner & outer non-cacheable non-shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100240 ttbcr |= TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
241 TTBCR_RGN0_INNER_NC;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000242 } else {
243 /* Inner & outer WBWA & shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100244 ttbcr |= TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
245 TTBCR_RGN0_INNER_WBA;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000246 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000247
248 /* Set TTBR0 bits as well */
249 ttbr0 = (uint64_t)(uintptr_t) base_table;
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100250
Sona Mathew9e505f92024-03-13 11:33:54 -0500251 if (is_feat_ttcnp_present()) {
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000252 /* Enable CnP bit so as to share page tables with all PEs. */
253 ttbr0 |= TTBR_CNP_BIT;
254 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100255
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100256 /* Now populate MMU configuration */
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100257 params[MMU_CFG_MAIR] = mair;
258 params[MMU_CFG_TCR] = (uint64_t) ttbcr;
259 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000260}