blob: 3f8170fd08791e549cec76f3f7a17bedf6070ed1 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
Dan Handley610e7e12018-03-01 18:44:00 +000057TF-A has been tested with `Linaro Release 17.10`_.
David Cunadob2de0992017-06-29 12:01:33 +010058
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya017a67e2018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Dan Handley610e7e12018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010075
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
78 generate the actual *.png files.
79
Dan Handley610e7e12018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010082
Dan Handley610e7e12018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Dan Handley610e7e12018-03-01 18:44:00 +000089Building TF-A
90-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010091
Dan Handley610e7e12018-03-01 18:44:00 +000092- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
93 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010094
95 For AArch64:
96
97 ::
98
99 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
100
101 For AArch32:
102
103 ::
104
105 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
106
Roberto Vargas07b1e242018-04-23 08:38:12 +0100107 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
108 ``CC`` needs to point to the clang or armclang binary, which will
109 also select the clang or armclang assembler. Be aware that the
110 GNU linker is used by default. In case of being needed the linker
111 can be overriden using the ``LD`` variable. Clang linker version 6 is
112 known to work with TF-A.
113
114 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100115
Dan Handley610e7e12018-03-01 18:44:00 +0000116 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100117 to ``CC`` matches the string 'armclang'.
118
Dan Handley610e7e12018-03-01 18:44:00 +0000119 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100120
121 ::
122
123 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
124 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
125
126 Clang will be selected when the base name of the path assigned to ``CC``
127 contains the string 'clang'. This is to allow both clang and clang-X.Y
128 to work.
129
130 For AArch64 using clang:
131
132 ::
133
134 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
135 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
136
Dan Handley610e7e12018-03-01 18:44:00 +0000137- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100138
139 For AArch64:
140
141 ::
142
143 make PLAT=<platform> all
144
145 For AArch32:
146
147 ::
148
149 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
150
151 Notes:
152
153 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
154 `Summary of build options`_ for more information on available build
155 options.
156
157 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
158
159 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
160 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000161 provided by TF-A to demonstrate how PSCI Library can be integrated with
162 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
163 include other runtime services, for example Trusted OS services. A guide
164 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
165 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100166
167 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
168 image, is not compiled in by default. Refer to the
169 `Building the Test Secure Payload`_ section below.
170
171 - By default this produces a release version of the build. To produce a
172 debug version instead, refer to the "Debugging options" section below.
173
174 - The build process creates products in a ``build`` directory tree, building
175 the objects and binaries for each boot loader stage in separate
176 sub-directories. The following boot loader binary files are created
177 from the corresponding ELF files:
178
179 - ``build/<platform>/<build-type>/bl1.bin``
180 - ``build/<platform>/<build-type>/bl2.bin``
181 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
182 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
183
184 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
185 is either ``debug`` or ``release``. The actual number of images might differ
186 depending on the platform.
187
188- Build products for a specific build variant can be removed using:
189
190 ::
191
192 make DEBUG=<D> PLAT=<platform> clean
193
194 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
195
196 The build tree can be removed completely using:
197
198 ::
199
200 make realclean
201
202Summary of build options
203~~~~~~~~~~~~~~~~~~~~~~~~
204
Dan Handley610e7e12018-03-01 18:44:00 +0000205The TF-A build system supports the following build options. Unless mentioned
206otherwise, these options are expected to be specified at the build command
207line and are not to be modified in any component makefiles. Note that the
208build system doesn't track dependency for build options. Therefore, if any of
209the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100210performed.
211
212Common build options
213^^^^^^^^^^^^^^^^^^^^
214
215- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
216 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
217 directory containing the SP source, relative to the ``bl32/``; the directory
218 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
219
Dan Handley610e7e12018-03-01 18:44:00 +0000220- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
221 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
222 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100223
Dan Handley610e7e12018-03-01 18:44:00 +0000224- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
225 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
226 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
227 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100228
Dan Handley610e7e12018-03-01 18:44:00 +0000229- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
230 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
231 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100232
Dan Handley610e7e12018-03-01 18:44:00 +0000233- ``ARM_GIC_ARCH``: Choice of Arm GIC architecture version used by the Arm
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100234 Legacy GIC driver for implementing the platform GIC API. This API is used
235 by the interrupt management framework. Default is 2 (that is, version 2.0).
236 This build option is deprecated.
237
Dan Handley610e7e12018-03-01 18:44:00 +0000238- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000239 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
240 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
241 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
242 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100243
244- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000245 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
246 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247
248- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000249 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100250
John Tsichritzisee10e792018-06-06 09:38:10 +0100251- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000252 BL2 at EL3 execution level.
253
John Tsichritzisee10e792018-06-06 09:38:10 +0100254- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000255 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
256 the RW sections in RAM, while leaving the RO sections in place. This option
257 enable this use-case. For now, this option is only supported when BL2_AT_EL3
258 is set to '1'.
259
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100260- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000261 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
262 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100263
264- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
265 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
266 this file name will be used to save the key.
267
268- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000269 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
270 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100271
John Tsichritzisee10e792018-06-06 09:38:10 +0100272- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100273 Trusted OS Extra1 image for the ``fip`` target.
274
John Tsichritzisee10e792018-06-06 09:38:10 +0100275- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100276 Trusted OS Extra2 image for the ``fip`` target.
277
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100278- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
279 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
280 this file name will be used to save the key.
281
282- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000283 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100284
285- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
286 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
287 this file name will be used to save the key.
288
289- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
290 compilation of each build. It must be set to a C string (including quotes
291 where applicable). Defaults to a string that contains the time and date of
292 the compilation.
293
Dan Handley610e7e12018-03-01 18:44:00 +0000294- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF-A
295 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100296
297- ``CFLAGS``: Extra user options appended on the compiler's command line in
298 addition to the options set by the build system.
299
300- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
301 release several CPUs out of reset. It can take either 0 (several CPUs may be
302 brought up) or 1 (only one CPU will ever be brought up during cold reset).
303 Default is 0. If the platform always brings up a single CPU, there is no
304 need to distinguish between primary and secondary CPUs and the boot path can
305 be optimised. The ``plat_is_my_cpu_primary()`` and
306 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
307 to be implemented in this case.
308
309- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
310 register state when an unexpected exception occurs during execution of
311 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
312 this is only enabled for a debug build of the firmware.
313
314- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
315 certificate generation tool to create new keys in case no valid keys are
316 present or specified. Allowed options are '0' or '1'. Default is '1'.
317
318- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
319 the AArch32 system registers to be included when saving and restoring the
320 CPU context. The option must be set to 0 for AArch64-only platforms (that
321 is on hardware that does not implement AArch32, or at least not at EL1 and
322 higher ELs). Default value is 1.
323
324- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
325 registers to be included when saving and restoring the CPU context. Default
326 is 0.
327
328- ``DEBUG``: Chooses between a debug and release build. It can take either 0
329 (release) or 1 (debug) as values. 0 is the default.
330
John Tsichritzisee10e792018-06-06 09:38:10 +0100331- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
332 Board Boot authentication at runtime. This option is meant to be enabled only
333 for development platforms. Both TRUSTED_BOARD_BOOT and LOAD_IMAGE_V2 flags
334 must be set if this flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100335
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100336- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
337 the normal boot flow. It must specify the entry point address of the EL3
338 payload. Please refer to the "Booting an EL3 payload" section for more
339 details.
340
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100341- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100342 This is an optional architectural feature available on v8.4 onwards. Some
343 v8.2 implementations also implement an AMU and this option can be used to
344 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100345
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100346- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
347 are compiled out. For debug builds, this option defaults to 1, and calls to
348 ``assert()`` are left in place. For release builds, this option defaults to 0
349 and calls to ``assert()`` function are compiled out. This option can be set
350 independently of ``DEBUG``. It can also be used to hide any auxiliary code
351 that is only required for the assertion and does not fit in the assertion
352 itself.
353
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100354- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
355 feature. MPAM is an optional Armv8.4 extension that enables various memory
356 system components and resources to define partitions; software running at
357 various ELs can assign themselves to desired partition to control their
358 performance aspects.
359
360 When this option is set to ``1``, EL3 allows lower ELs to access their own
361 MPAM registers without trapping into EL3. This option doesn't make use of
362 partitioning in EL3, however. Platform initialisation code should configure
363 and use partitions in EL3 as required. This option defaults to ``0``.
364
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100365- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
366 Measurement Framework(PMF). Default is 0.
367
368- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
369 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
370 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
371 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
372 software.
373
374- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000375 instrumentation which injects timestamp collection points into TF-A to
376 allow runtime performance to be measured. Currently, only PSCI is
377 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
378 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100379
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100380- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100381 extensions. This is an optional architectural feature for AArch64.
382 The default is 1 but is automatically disabled when the target architecture
383 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100384
David Cunadoce88eee2017-10-20 11:30:57 +0100385- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
386 (SVE) for the Non-secure world only. SVE is an optional architectural feature
387 for AArch64. Note that when SVE is enabled for the Non-secure world, access
388 to SIMD and floating-point functionality from the Secure world is disabled.
389 This is to avoid corruption of the Non-secure world data in the Z-registers
390 which are aliased by the SIMD and FP registers. The build option is not
391 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
392 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
393 1. The default is 1 but is automatically disabled when the target
394 architecture is AArch32.
395
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100396- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
397 checks in GCC. Allowed values are "all", "strong" and "0" (default).
398 "strong" is the recommended stack protection level if this feature is
399 desired. 0 disables the stack protection. For all values other than 0, the
400 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
401 The value is passed as the last component of the option
402 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
403
404- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
405 deprecated platform APIs, helper functions or drivers within Trusted
406 Firmware as error. It can take the value 1 (flag the use of deprecated
407 APIs as error) or 0. The default is 0.
408
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100409- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
410 targeted at EL3. When set ``0`` (default), no exceptions are expected or
411 handled at EL3, and a panic will result. This is supported only for AArch64
412 builds.
413
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000414- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 externsions introduced support for fault
415 injection from lower ELs, and this build option enables lower ELs to use
416 Error Records accessed via System Registers to inject faults. This is
417 applicable only to AArch64 builds.
418
419 This feature is intended for testing purposes only, and is advisable to keep
420 disabled for production images.
421
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100422- ``FIP_NAME``: This is an optional build option which specifies the FIP
423 filename for the ``fip`` target. Default is ``fip.bin``.
424
425- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
426 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
427
428- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
429 tool to create certificates as per the Chain of Trust described in
430 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
431 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
432
433 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
434 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
435 the corresponding certificates, and to include those certificates in the
436 FIP and FWU\_FIP.
437
438 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
439 images will not include support for Trusted Board Boot. The FIP will still
440 include the corresponding certificates. This FIP can be used to verify the
441 Chain of Trust on the host machine through other mechanisms.
442
443 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
444 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
445 will not include the corresponding certificates, causing a boot failure.
446
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100447- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
448 inherent support for specific EL3 type interrupts. Setting this build option
449 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
450 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
451 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
452 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
453 the Secure Payload interrupts needs to be synchronously handed over to Secure
454 EL1 for handling. The default value of this option is ``0``, which means the
455 Group 0 interrupts are assumed to be handled by Secure EL1.
456
457 .. __: `platform-interrupt-controller-API.rst`
458 .. __: `interrupt-framework-design.rst`
459
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100460- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
461 will be always trapped in EL3 i.e. in BL31 at runtime.
462
Dan Handley610e7e12018-03-01 18:44:00 +0000463- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100464 software operations are required for CPUs to enter and exit coherency.
465 However, there exists newer systems where CPUs' entry to and exit from
466 coherency is managed in hardware. Such systems require software to only
467 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000468 active software management. In such systems, this boolean option enables
469 TF-A to carry out build and run-time optimizations during boot and power
470 management operations. This option defaults to 0 and if it is enabled,
471 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100472
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100473 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
474 translation library (xlat tables v2) must be used; version 1 of translation
475 library is not supported.
476
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100477- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
478 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
479 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
480 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
481 images.
482
Soby Mathew13b16052017-08-31 11:49:32 +0100483- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
484 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800485 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathew2fd70f62017-08-31 11:50:29 +0100486 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
487 retained only for compatibility. The default value of this flag is ``rsa``
488 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100489
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800490- ``HASH_ALG``: This build flag enables the user to select the secure hash
491 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
492 The default value of this flag is ``sha256``.
493
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100494- ``LDFLAGS``: Extra user options appended to the linkers' command line in
495 addition to the one set by the build system.
496
497- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
498 image loading, which provides more flexibility and scalability around what
499 images are loaded and executed during boot. Default is 0.
John Tsichritzis6dda9762018-07-23 09:18:04 +0100500
501 Note: this flag must be enabled for AArch32 builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100502
503- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
504 output compiled into the build. This should be one of the following:
505
506 ::
507
508 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100509 10 (LOG_LEVEL_ERROR)
510 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100511 30 (LOG_LEVEL_WARNING)
512 40 (LOG_LEVEL_INFO)
513 50 (LOG_LEVEL_VERBOSE)
514
515 All log output up to and including the log level is compiled into the build.
516 The default value is 40 in debug builds and 20 in release builds.
517
518- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
519 specifies the file that contains the Non-Trusted World private key in PEM
520 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
521
522- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
523 optional. It is only needed if the platform makefile specifies that it
524 is required in order to build the ``fwu_fip`` target.
525
526- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
527 contents upon world switch. It can take either 0 (don't save and restore) or
528 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
529 wants the timer registers to be saved and restored.
530
531- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
532 the underlying hardware is not a full PL011 UART but a minimally compliant
533 generic UART, which is a subset of the PL011. The driver will not access
534 any register that is not part of the SBSA generic UART specification.
535 Default value is 0 (a full PL011 compliant UART is present).
536
Dan Handley610e7e12018-03-01 18:44:00 +0000537- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
538 must be subdirectory of any depth under ``plat/``, and must contain a
539 platform makefile named ``platform.mk``. For example, to build TF-A for the
540 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100541
542- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
543 instead of the normal boot flow. When defined, it must specify the entry
544 point address for the preloaded BL33 image. This option is incompatible with
545 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
546 over ``PRELOADED_BL33_BASE``.
547
548- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
549 vector address can be programmed or is fixed on the platform. It can take
550 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
551 programmable reset address, it is expected that a CPU will start executing
552 code directly at the right address, both on a cold and warm reset. In this
553 case, there is no need to identify the entrypoint on boot and the boot path
554 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
555 does not need to be implemented in this case.
556
557- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
558 possible for the PSCI power-state parameter viz original and extended
559 State-ID formats. This flag if set to 1, configures the generic PSCI layer
560 to use the extended format. The default value of this flag is 0, which
561 means by default the original power-state format is used by the PSCI
562 implementation. This flag should be specified by the platform makefile
563 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
Dan Handley610e7e12018-03-01 18:44:00 +0000564 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100565 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
566
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100567- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
568 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
569 or later CPUs.
570
571 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
572 set to ``1``.
573
574 This option is disabled by default.
575
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100576- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
577 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
578 entrypoint) or 1 (CPU reset to BL31 entrypoint).
579 The default value is 0.
580
Dan Handley610e7e12018-03-01 18:44:00 +0000581- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided
582 in TF-A. This flag configures SP\_MIN entrypoint as the CPU reset vector
583 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
584 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100585
586- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
587 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
588 file name will be used to save the key.
589
590- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
591 certificate generation tool to save the keys used to establish the Chain of
592 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
593
594- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
595 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
596 target.
597
598- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
599 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
600 this file name will be used to save the key.
601
602- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
603 optional. It is only needed if the platform makefile specifies that it
604 is required in order to build the ``fwu_fip`` target.
605
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100606- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
607 Delegated Exception Interface to BL31 image. This defaults to ``0``.
608
609 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
610 set to ``1``.
611
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100612- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
613 isolated on separate memory pages. This is a trade-off between security and
614 memory usage. See "Isolating code and read-only data on separate memory
615 pages" section in `Firmware Design`_. This flag is disabled by default and
616 affects all BL images.
617
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100618- ``SMCCC_MAJOR_VERSION``: Numeric value that indicates the major version of
619 the SMC Calling Convention that the Trusted Firmware supports. The only two
620 allowed values are 1 and 2, and it defaults to 1. The minor version is
621 determined using this value.
622
Dan Handley610e7e12018-03-01 18:44:00 +0000623- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
624 This build option is only valid if ``ARCH=aarch64``. The value should be
625 the path to the directory containing the SPD source, relative to
626 ``services/spd/``; the directory is expected to contain a makefile called
627 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100628
629- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
630 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
631 execution in BL1 just before handing over to BL31. At this point, all
632 firmware images have been loaded in memory, and the MMU and caches are
633 turned off. Refer to the "Debugging options" section for more details.
634
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100635- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200636 secure interrupts (caught through the FIQ line). Platforms can enable
637 this directive if they need to handle such interruption. When enabled,
638 the FIQ are handled in monitor mode and non secure world is not allowed
639 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
640 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
641
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100642- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
643 Boot feature. When set to '1', BL1 and BL2 images include support to load
644 and verify the certificates and images in a FIP, and BL1 includes support
645 for the Firmware Update. The default value is '0'. Generation and inclusion
646 of certificates in the FIP and FWU\_FIP depends upon the value of the
647 ``GENERATE_COT`` option.
648
649 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
650 already exist in disk, they will be overwritten without further notice.
651
652- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
653 specifies the file that contains the Trusted World private key in PEM
654 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
655
656- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
657 synchronous, (see "Initializing a BL32 Image" section in
658 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
659 synchronous method) or 1 (BL32 is initialized using asynchronous method).
660 Default is 0.
661
662- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
663 routing model which routes non-secure interrupts asynchronously from TSP
664 to EL3 causing immediate preemption of TSP. The EL3 is responsible
665 for saving and restoring the TSP context in this routing model. The
666 default routing model (when the value is 0) is to route non-secure
667 interrupts to TSP allowing it to save its context and hand over
668 synchronously to EL3 via an SMC.
669
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000670 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
671 must also be set to ``1``.
672
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100673- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
674 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000675 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100676 (Coherent memory region is included) or 0 (Coherent memory region is
677 excluded). Default is 1.
678
679- ``V``: Verbose build. If assigned anything other than 0, the build commands
680 are printed. Default is 0.
681
Dan Handley610e7e12018-03-01 18:44:00 +0000682- ``VERSION_STRING``: String used in the log output for each TF-A image.
683 Defaults to a string formed by concatenating the version number, build type
684 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100685
686- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
687 the CPU after warm boot. This is applicable for platforms which do not
688 require interconnect programming to enable cache coherency (eg: single
689 cluster platforms). If this option is enabled, then warm boot path
690 enables D-caches immediately after enabling MMU. This option defaults to 0.
691
Dan Handley610e7e12018-03-01 18:44:00 +0000692Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100693^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
694
695- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
696 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
697 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
698 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
699 flag.
700
701- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
702 of the memory reserved for each image. This affects the maximum size of each
703 BL image as well as the number of allocated memory regions and translation
704 tables. By default this flag is 0, which means it uses the default
Dan Handley610e7e12018-03-01 18:44:00 +0000705 unoptimised values for these macros. Arm development platforms that wish to
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100706 optimise memory usage need to set this flag to 1 and must override the
707 related macros.
708
709- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
710 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
711 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
712 match the frame used by the Non-Secure image (normally the Linux kernel).
713 Default is true (access to the frame is allowed).
714
715- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000716 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100717 an error is encountered during the boot process (for example, when an image
718 could not be loaded or authenticated). The watchdog is enabled in the early
719 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
720 Trusted Watchdog may be disabled at build time for testing or development
721 purposes.
722
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100723- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
724 have specific values at boot. This boolean option allows the Trusted Firmware
725 to have a Linux kernel image as BL33 by preparing the registers to these
726 values before jumping to BL33. This option defaults to 0 (disabled). For now,
727 it only supports AArch64 kernels. ``RESET_TO_BL31`` must be 1 when using it.
728 If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set to the
729 location of a device tree blob (DTB) already loaded in memory. The Linux
730 Image address must be specified using the ``PRELOADED_BL33_BASE`` option.
731
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100732- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
733 for the construction of composite state-ID in the power-state parameter.
734 The existing PSCI clients currently do not support this encoding of
735 State-ID yet. Hence this flag is used to configure whether to use the
736 recommended State-ID encoding or not. The default value of this flag is 0,
737 in which case the platform is configured to expect NULL in the State-ID
738 field of power-state parameter.
739
740- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
741 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000742 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100743 must be specified using the ``ROT_KEY`` option when building the Trusted
744 Firmware. This private key will be used by the certificate generation tool
745 to sign the BL2 and Trusted Key certificates. Available options for
746 ``ARM_ROTPK_LOCATION`` are:
747
748 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
749 registers. The private key corresponding to this ROTPK hash is not
750 currently available.
751 - ``devel_rsa`` : return a development public key hash embedded in the BL1
752 and BL2 binaries. This hash has been obtained from the RSA public key
753 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
754 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
755 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800756 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
757 and BL2 binaries. This hash has been obtained from the ECDSA public key
758 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
759 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
760 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100761
762- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
763
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800764 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100765 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100766 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
767 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100768
Dan Handley610e7e12018-03-01 18:44:00 +0000769- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
770 of the translation tables library instead of version 2. It is set to 0 by
771 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100772
Dan Handley610e7e12018-03-01 18:44:00 +0000773- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
774 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
775 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100776 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
777
Dan Handley610e7e12018-03-01 18:44:00 +0000778For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100779map is explained in the `Firmware Design`_.
780
Dan Handley610e7e12018-03-01 18:44:00 +0000781Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100782^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
783
784- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
785 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
786 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000787 TF-A no longer supports earlier SCP versions. If this option is set to 1
788 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100789
790- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
791 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
792 during boot. Default is 1.
793
Soby Mathew1ced6b82017-06-12 12:37:10 +0100794- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
795 instead of SCPI/BOM driver for communicating with the SCP during power
796 management operations and for SCP RAM Firmware transfer. If this option
797 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100798
Dan Handley610e7e12018-03-01 18:44:00 +0000799Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100800^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
801
802- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000803 build the topology tree within TF-A. By default TF-A is configured for dual
804 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100805
806- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
807 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
808 explained in the options below:
809
810 - ``FVP_CCI`` : The CCI driver is selected. This is the default
811 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
812 - ``FVP_CCN`` : The CCN driver is selected. This is the default
813 if ``FVP_CLUSTER_COUNT`` > 2.
814
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000815- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
816 a single cluster. This option defaults to 4.
817
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000818- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
819 in the system. This option defaults to 1. Note that the build option
820 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
821
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100822- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
823
824 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
825 - ``FVP_GICV2`` : The GICv2 only driver is selected
826 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
827 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
Dan Handley610e7e12018-03-01 18:44:00 +0000828 Note: If TF-A is compiled with this option on FVPs with GICv3 hardware,
829 then it configures the hardware to run in GICv2 emulation mode
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100830
831- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
832 for functions that wait for an arbitrary time length (udelay and mdelay).
833 The default value is 0.
834
Soby Mathewb1bf0442018-02-16 14:52:52 +0000835- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
836 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
837 details on HW_CONFIG. By default, this is initialized to a sensible DTS
838 file in ``fdts/`` folder depending on other build options. But some cases,
839 like shifted affinity format for MPIDR, cannot be detected at build time
840 and this option is needed to specify the appropriate DTS file.
841
842- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
843 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
844 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
845 HW_CONFIG blob instead of the DTS file. This option is useful to override
846 the default HW_CONFIG selected by the build system.
847
Summer Qin13b95c22018-03-02 15:51:14 +0800848ARM JUNO platform specific build options
849^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
850
851- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
852 Media Protection (TZ-MP1). Default value of this flag is 0.
853
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100854Debugging options
855~~~~~~~~~~~~~~~~~
856
857To compile a debug version and make the build more verbose use
858
859::
860
861 make PLAT=<platform> DEBUG=1 V=1 all
862
863AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
864example DS-5) might not support this and may need an older version of DWARF
865symbols to be emitted by GCC. This can be achieved by using the
866``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
867version to 2 is recommended for DS-5 versions older than 5.16.
868
869When debugging logic problems it might also be useful to disable all compiler
870optimizations by using ``-O0``.
871
872NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000873might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100874platforms** section in the `Firmware Design`_).
875
876Extra debug options can be passed to the build system by setting ``CFLAGS`` or
877``LDFLAGS``:
878
879.. code:: makefile
880
881 CFLAGS='-O0 -gdwarf-2' \
882 make PLAT=<platform> DEBUG=1 V=1 all
883
884Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
885ignored as the linker is called directly.
886
887It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000888post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
889``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100890section. In this case, the developer may take control of the target using a
891debugger when indicated by the console output. When using DS-5, the following
892commands can be used:
893
894::
895
896 # Stop target execution
897 interrupt
898
899 #
900 # Prepare your debugging environment, e.g. set breakpoints
901 #
902
903 # Jump over the debug loop
904 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
905
906 # Resume execution
907 continue
908
909Building the Test Secure Payload
910~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
911
912The TSP is coupled with a companion runtime service in the BL31 firmware,
913called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
914must be recompiled as well. For more information on SPs and SPDs, see the
915`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
916
Dan Handley610e7e12018-03-01 18:44:00 +0000917First clean the TF-A build directory to get rid of any previous BL31 binary.
918Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100919
920::
921
922 make PLAT=<platform> SPD=tspd all
923
924An additional boot loader binary file is created in the ``build`` directory:
925
926::
927
928 build/<platform>/<build-type>/bl32.bin
929
930Checking source code style
931~~~~~~~~~~~~~~~~~~~~~~~~~~
932
933When making changes to the source for submission to the project, the source
934must be in compliance with the Linux style guide, and to assist with this check
935the project Makefile contains two targets, which both utilise the
936``checkpatch.pl`` script that ships with the Linux source tree.
937
Joel Huttonfe027712018-03-19 11:59:57 +0000938To check the entire source tree, you must first download copies of
939``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
940in the `Linux master tree`_ scripts directory, then set the ``CHECKPATCH``
941environment variable to point to ``checkpatch.pl`` (with the other 2 files in
John Tsichritzisee10e792018-06-06 09:38:10 +0100942the same directory) and build the target checkcodebase:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100943
944::
945
946 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
947
948To just check the style on the files that differ between your local branch and
949the remote master, use:
950
951::
952
953 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
954
955If you wish to check your patch against something other than the remote master,
956set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
957is set to ``origin/master``.
958
959Building and using the FIP tool
960~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
961
Dan Handley610e7e12018-03-01 18:44:00 +0000962Firmware Image Package (FIP) is a packaging format used by TF-A to package
963firmware images in a single binary. The number and type of images that should
964be packed in a FIP is platform specific and may include TF-A images and other
965firmware images required by the platform. For example, most platforms require
966a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
967U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100968
Dan Handley610e7e12018-03-01 18:44:00 +0000969The TF-A build system provides the make target ``fip`` to create a FIP file
970for the specified platform using the FIP creation tool included in the TF-A
971project. Examples below show how to build a FIP file for FVP, packaging TF-A
972and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100973
974For AArch64:
975
976::
977
978 make PLAT=fvp BL33=<path/to/bl33.bin> fip
979
980For AArch32:
981
982::
983
984 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
985
986Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
987UEFI, on FVP is not available upstream. Hence custom solutions are required to
988allow Linux boot on FVP. These instructions assume such a custom boot loader
989(BL33) is available.
990
991The resulting FIP may be found in:
992
993::
994
995 build/fvp/<build-type>/fip.bin
996
997For advanced operations on FIP files, it is also possible to independently build
998the tool and create or modify FIPs using this tool. To do this, follow these
999steps:
1000
1001It is recommended to remove old artifacts before building the tool:
1002
1003::
1004
1005 make -C tools/fiptool clean
1006
1007Build the tool:
1008
1009::
1010
1011 make [DEBUG=1] [V=1] fiptool
1012
1013The tool binary can be located in:
1014
1015::
1016
1017 ./tools/fiptool/fiptool
1018
1019Invoking the tool with ``--help`` will print a help message with all available
1020options.
1021
1022Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1023
1024::
1025
1026 ./tools/fiptool/fiptool create \
1027 --tb-fw build/<platform>/<build-type>/bl2.bin \
1028 --soc-fw build/<platform>/<build-type>/bl31.bin \
1029 fip.bin
1030
1031Example 2: view the contents of an existing Firmware package:
1032
1033::
1034
1035 ./tools/fiptool/fiptool info <path-to>/fip.bin
1036
1037Example 3: update the entries of an existing Firmware package:
1038
1039::
1040
1041 # Change the BL2 from Debug to Release version
1042 ./tools/fiptool/fiptool update \
1043 --tb-fw build/<platform>/release/bl2.bin \
1044 build/<platform>/debug/fip.bin
1045
1046Example 4: unpack all entries from an existing Firmware package:
1047
1048::
1049
1050 # Images will be unpacked to the working directory
1051 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1052
1053Example 5: remove an entry from an existing Firmware package:
1054
1055::
1056
1057 ./tools/fiptool/fiptool remove \
1058 --tb-fw build/<platform>/debug/fip.bin
1059
1060Note that if the destination FIP file exists, the create, update and
1061remove operations will automatically overwrite it.
1062
1063The unpack operation will fail if the images already exist at the
1064destination. In that case, use -f or --force to continue.
1065
1066More information about FIP can be found in the `Firmware Design`_ document.
1067
1068Migrating from fip\_create to fiptool
1069^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1070
1071The previous version of fiptool was called fip\_create. A compatibility script
1072that emulates the basic functionality of the previous fip\_create is provided.
1073However, users are strongly encouraged to migrate to fiptool.
1074
1075- To create a new FIP file, replace "fip\_create" with "fiptool create".
1076- To update a FIP file, replace "fip\_create" with "fiptool update".
1077- To dump the contents of a FIP file, replace "fip\_create --dump"
1078 with "fiptool info".
1079
1080Building FIP images with support for Trusted Board Boot
1081~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1082
1083Trusted Board Boot primarily consists of the following two features:
1084
1085- Image Authentication, described in `Trusted Board Boot`_, and
1086- Firmware Update, described in `Firmware Update`_
1087
1088The following steps should be followed to build FIP and (optionally) FWU\_FIP
1089images with support for these features:
1090
1091#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1092 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001093 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001094 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001095 information. The latest version of TF-A is tested with tag
Jeenu Viswambharanec06c3b2018-06-07 15:14:42 +01001096 ``mbedtls-2.10.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001097
1098 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1099 source files the modules depend upon.
1100 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1101 options required to build the mbed TLS sources.
1102
1103 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001104 license. Using mbed TLS source code will affect the licensing of TF-A
1105 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001106
1107#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001108 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001109
1110 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1111 - ``TRUSTED_BOARD_BOOT=1``
1112 - ``GENERATE_COT=1``
1113
Dan Handley610e7e12018-03-01 18:44:00 +00001114 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001115 specified at build time. Two locations are currently supported (see
1116 ``ARM_ROTPK_LOCATION`` build option):
1117
1118 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1119 root-key storage registers present in the platform. On Juno, this
1120 registers are read-only. On FVP Base and Cortex models, the registers
1121 are read-only, but the value can be specified using the command line
1122 option ``bp.trusted_key_storage.public_key`` when launching the model.
1123 On both Juno and FVP models, the default value corresponds to an
1124 ECDSA-SECP256R1 public key hash, whose private part is not currently
1125 available.
1126
1127 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001128 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001129 found in ``plat/arm/board/common/rotpk``.
1130
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001131 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001132 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001133 found in ``plat/arm/board/common/rotpk``.
1134
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001135 Example of command line using RSA development keys:
1136
1137 ::
1138
1139 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1140 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1141 ARM_ROTPK_LOCATION=devel_rsa \
1142 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1143 BL33=<path-to>/<bl33_image> \
1144 all fip
1145
1146 The result of this build will be the bl1.bin and the fip.bin binaries. This
1147 FIP will include the certificates corresponding to the Chain of Trust
1148 described in the TBBR-client document. These certificates can also be found
1149 in the output build directory.
1150
1151#. The optional FWU\_FIP contains any additional images to be loaded from
1152 Non-Volatile storage during the `Firmware Update`_ process. To build the
1153 FWU\_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001154 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001155
1156 - NS\_BL2U. The AP non-secure Firmware Updater image.
1157 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1158
1159 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1160 targets using RSA development:
1161
1162 ::
1163
1164 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1165 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1166 ARM_ROTPK_LOCATION=devel_rsa \
1167 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1168 BL33=<path-to>/<bl33_image> \
1169 SCP_BL2=<path-to>/<scp_bl2_image> \
1170 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1171 NS_BL2U=<path-to>/<ns_bl2u_image> \
1172 all fip fwu_fip
1173
1174 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1175 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1176 to the command line above.
1177
1178 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1179 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1180
1181 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1182 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1183 Chain of Trust described in the TBBR-client document. These certificates
1184 can also be found in the output build directory.
1185
1186Building the Certificate Generation Tool
1187~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1188
Dan Handley610e7e12018-03-01 18:44:00 +00001189The ``cert_create`` tool is built as part of the TF-A build process when the
1190``fip`` make target is specified and TBB is enabled (as described in the
1191previous section), but it can also be built separately with the following
1192command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001193
1194::
1195
1196 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1197
1198For platforms that do not require their own IDs in certificate files,
1199the generic 'cert\_create' tool can be built with the following command:
1200
1201::
1202
1203 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1204
1205``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1206verbose. The following command should be used to obtain help about the tool:
1207
1208::
1209
1210 ./tools/cert_create/cert_create -h
1211
1212Building a FIP for Juno and FVP
1213-------------------------------
1214
1215This section provides Juno and FVP specific instructions to build Trusted
1216Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001217a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001218
David Cunadob2de0992017-06-29 12:01:33 +01001219Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1220onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001221
Joel Huttonfe027712018-03-19 11:59:57 +00001222Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001223different one. Mixing instructions for different platforms may result in
1224corrupted binaries.
1225
Joel Huttonfe027712018-03-19 11:59:57 +00001226Note: The uboot image downloaded by the Linaro workspace script does not always
1227match the uboot image packaged as BL33 in the corresponding fip file. It is
1228recommended to use the version that is packaged in the fip file using the
1229instructions below.
1230
Soby Mathewecd94ad2018-05-09 13:59:29 +01001231Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1232by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1233section for more info on selecting the right FDT to use.
1234
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001235#. Clean the working directory
1236
1237 ::
1238
1239 make realclean
1240
1241#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1242
1243 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1244 package included in the Linaro release:
1245
1246 ::
1247
1248 # Build the fiptool
1249 make [DEBUG=1] [V=1] fiptool
1250
1251 # Unpack firmware images from Linaro FIP
1252 ./tools/fiptool/fiptool unpack \
1253 <path/to/linaro/release>/fip.bin
1254
1255 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001256 current working directory. The SCP\_BL2 image corresponds to
1257 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001258
Joel Huttonfe027712018-03-19 11:59:57 +00001259 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001260 exist in the current directory. If that is the case, either delete those
1261 files or use the ``--force`` option to overwrite.
1262
Joel Huttonfe027712018-03-19 11:59:57 +00001263 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001264 Normal world boot loader that supports AArch32.
1265
Dan Handley610e7e12018-03-01 18:44:00 +00001266#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001267
1268 ::
1269
1270 # AArch64
1271 make PLAT=fvp BL33=nt-fw.bin all fip
1272
1273 # AArch32
1274 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1275
Dan Handley610e7e12018-03-01 18:44:00 +00001276#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001277
1278 For AArch64:
1279
1280 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1281 as a build parameter.
1282
1283 ::
1284
1285 make PLAT=juno all fip \
1286 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1287 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1288
1289 For AArch32:
1290
1291 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1292 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1293 separately for AArch32.
1294
1295 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1296 to the AArch32 Linaro cross compiler.
1297
1298 ::
1299
1300 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1301
1302 - Build BL32 in AArch32.
1303
1304 ::
1305
1306 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1307 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1308
1309 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1310 must point to the AArch64 Linaro cross compiler.
1311
1312 ::
1313
1314 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1315
1316 - The following parameters should be used to build BL1 and BL2 in AArch64
1317 and point to the BL32 file.
1318
1319 ::
1320
1321 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1322 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathewbf169232017-11-14 14:10:10 +00001323 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001324 BL32=<path-to-bl32>/bl32.bin all fip
1325
1326The resulting BL1 and FIP images may be found in:
1327
1328::
1329
1330 # Juno
1331 ./build/juno/release/bl1.bin
1332 ./build/juno/release/fip.bin
1333
1334 # FVP
1335 ./build/fvp/release/bl1.bin
1336 ./build/fvp/release/fip.bin
1337
Roberto Vargas096f3a02017-10-17 10:19:00 +01001338
1339Booting Firmware Update images
1340-------------------------------------
1341
1342When Firmware Update (FWU) is enabled there are at least 2 new images
1343that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1344FWU FIP.
1345
1346Juno
1347~~~~
1348
1349The new images must be programmed in flash memory by adding
1350an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1351on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1352Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1353programming" for more information. User should ensure these do not
1354overlap with any other entries in the file.
1355
1356::
1357
1358 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1359 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1360 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1361 NOR10LOAD: 00000000 ;Image Load Address
1362 NOR10ENTRY: 00000000 ;Image Entry Point
1363
1364 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1365 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1366 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1367 NOR11LOAD: 00000000 ;Image Load Address
1368
1369The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1370In the same way, the address ns_bl2u_base_address is the value of
1371NS_BL2U_BASE - 0x8000000.
1372
1373FVP
1374~~~
1375
1376The additional fip images must be loaded with:
1377
1378::
1379
1380 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1381 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1382
1383The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1384In the same way, the address ns_bl2u_base_address is the value of
1385NS_BL2U_BASE.
1386
1387
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001388EL3 payloads alternative boot flow
1389----------------------------------
1390
1391On a pre-production system, the ability to execute arbitrary, bare-metal code at
1392the highest exception level is required. It allows full, direct access to the
1393hardware, for example to run silicon soak tests.
1394
1395Although it is possible to implement some baremetal secure firmware from
1396scratch, this is a complex task on some platforms, depending on the level of
1397configuration required to put the system in the expected state.
1398
1399Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001400``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1401boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1402other BL images and passing control to BL31. It reduces the complexity of
1403developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001404
1405- putting the system into a known architectural state;
1406- taking care of platform secure world initialization;
1407- loading the SCP\_BL2 image if required by the platform.
1408
Dan Handley610e7e12018-03-01 18:44:00 +00001409When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001410TrustZone controller is simplified such that only region 0 is enabled and is
1411configured to permit secure access only. This gives full access to the whole
1412DRAM to the EL3 payload.
1413
1414The system is left in the same state as when entering BL31 in the default boot
1415flow. In particular:
1416
1417- Running in EL3;
1418- Current state is AArch64;
1419- Little-endian data access;
1420- All exceptions disabled;
1421- MMU disabled;
1422- Caches disabled.
1423
1424Booting an EL3 payload
1425~~~~~~~~~~~~~~~~~~~~~~
1426
1427The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001428not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001429
1430- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1431 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001432 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001433
1434- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1435 run-time.
1436
1437To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1438used. The infinite loop that it introduces in BL1 stops execution at the right
1439moment for a debugger to take control of the target and load the payload (for
1440example, over JTAG).
1441
1442It is expected that this loading method will work in most cases, as a debugger
1443connection is usually available in a pre-production system. The user is free to
1444use any other platform-specific mechanism to load the EL3 payload, though.
1445
1446Booting an EL3 payload on FVP
1447^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1448
1449The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1450the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1451is undefined on the FVP platform and the FVP platform code doesn't clear it.
1452Therefore, one must modify the way the model is normally invoked in order to
1453clear the mailbox at start-up.
1454
1455One way to do that is to create an 8-byte file containing all zero bytes using
1456the following command:
1457
1458::
1459
1460 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1461
1462and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1463using the following model parameters:
1464
1465::
1466
1467 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1468 --data=mailbox.dat@0x04000000 [Foundation FVP]
1469
1470To provide the model with the EL3 payload image, the following methods may be
1471used:
1472
1473#. If the EL3 payload is able to execute in place, it may be programmed into
1474 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1475 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1476 used for the FIP):
1477
1478 ::
1479
1480 -C bp.flashloader1.fname="/path/to/el3-payload"
1481
1482 On Foundation FVP, there is no flash loader component and the EL3 payload
1483 may be programmed anywhere in flash using method 3 below.
1484
1485#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1486 command may be used to load the EL3 payload ELF image over JTAG:
1487
1488 ::
1489
1490 load /path/to/el3-payload.elf
1491
1492#. The EL3 payload may be pre-loaded in volatile memory using the following
1493 model parameters:
1494
1495 ::
1496
1497 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1498 --data="/path/to/el3-payload"@address [Foundation FVP]
1499
1500 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001501 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001502
1503Booting an EL3 payload on Juno
1504^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1505
1506If the EL3 payload is able to execute in place, it may be programmed in flash
1507memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1508on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1509Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1510programming" for more information.
1511
1512Alternatively, the same DS-5 command mentioned in the FVP section above can
1513be used to load the EL3 payload's ELF file over JTAG on Juno.
1514
1515Preloaded BL33 alternative boot flow
1516------------------------------------
1517
1518Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001519on TF-A to load it. This may simplify packaging of the normal world code and
1520improve performance in a development environment. When secure world cold boot
1521is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001522
1523For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001524used when compiling TF-A. For example, the following command will create a FIP
1525without a BL33 and prepare to jump to a BL33 image loaded at address
15260x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001527
1528::
1529
1530 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1531
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001532Boot of a preloaded kernel image on Base FVP
1533~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001534
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001535The following example uses a simplified boot flow by directly jumping from the
1536TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1537useful if both the kernel and the device tree blob (DTB) are already present in
1538memory (like in FVP).
1539
1540For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1541address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001542
1543::
1544
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001545 CROSS_COMPILE=aarch64-linux-gnu- \
1546 make PLAT=fvp DEBUG=1 \
1547 RESET_TO_BL31=1 \
1548 ARM_LINUX_KERNEL_AS_BL33=1 \
1549 PRELOADED_BL33_BASE=0x80080000 \
1550 ARM_PRELOADED_DTB_BASE=0x82000000 \
1551 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001552
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001553Now, it is needed to modify the DTB so that the kernel knows the address of the
1554ramdisk. The following script generates a patched DTB from the provided one,
1555assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1556script assumes that the user is using a ramdisk image prepared for U-Boot, like
1557the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1558offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001559
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001560.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001561
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001562 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001563
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001564 # Path to the input DTB
1565 KERNEL_DTB=<path-to>/<fdt>
1566 # Path to the output DTB
1567 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1568 # Base address of the ramdisk
1569 INITRD_BASE=0x84000000
1570 # Path to the ramdisk
1571 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001572
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001573 # Skip uboot header (64 bytes)
1574 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1575 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1576 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1577
1578 CHOSEN_NODE=$(echo \
1579 "/ { \
1580 chosen { \
1581 linux,initrd-start = <${INITRD_START}>; \
1582 linux,initrd-end = <${INITRD_END}>; \
1583 }; \
1584 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001585
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001586 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1587 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001588
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001589And the FVP binary can be run with the following command:
1590
1591::
1592
1593 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1594 -C pctl.startup=0.0.0.0 \
1595 -C bp.secure_memory=1 \
1596 -C cluster0.NUM_CORES=4 \
1597 -C cluster1.NUM_CORES=4 \
1598 -C cache_state_modelled=1 \
1599 -C cluster0.cpu0.RVBAR=0x04020000 \
1600 -C cluster0.cpu1.RVBAR=0x04020000 \
1601 -C cluster0.cpu2.RVBAR=0x04020000 \
1602 -C cluster0.cpu3.RVBAR=0x04020000 \
1603 -C cluster1.cpu0.RVBAR=0x04020000 \
1604 -C cluster1.cpu1.RVBAR=0x04020000 \
1605 -C cluster1.cpu2.RVBAR=0x04020000 \
1606 -C cluster1.cpu3.RVBAR=0x04020000 \
1607 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1608 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1609 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1610 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1611
1612Boot of a preloaded kernel image on Juno
1613~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001614
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001615The Trusted Firmware must be compiled in a similar way as for FVP explained
1616above. The process to load binaries to memory is the one explained in
1617`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001618
1619Running the software on FVP
1620---------------------------
1621
David Cunado7c032642018-03-12 18:47:05 +00001622The latest version of the AArch64 build of TF-A has been tested on the following
1623Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1624(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001625
David Cunado82509be2017-12-19 16:33:25 +00001626NOTE: Unless otherwise stated, the model version is Version 11.2 Build 11.2.33.
David Cunado124415e2017-06-27 17:31:12 +01001627
1628- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001629- ``FVP_Base_AEMv8A-AEMv8A`` (and also Version 9.0, Build 0.8.9005)
David Cunado124415e2017-06-27 17:31:12 +01001630- ``FVP_Base_Cortex-A35x4``
1631- ``FVP_Base_Cortex-A53x4``
1632- ``FVP_Base_Cortex-A57x4-A53x4``
1633- ``FVP_Base_Cortex-A57x4``
1634- ``FVP_Base_Cortex-A72x4-A53x4``
1635- ``FVP_Base_Cortex-A72x4``
1636- ``FVP_Base_Cortex-A73x4-A53x4``
1637- ``FVP_Base_Cortex-A73x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001638
David Cunado7c032642018-03-12 18:47:05 +00001639Additionally, the AArch64 build was tested on the following Arm FVPs with
1640shifted affinities, supporting threaded CPU cores (64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001641
David Cunado7c032642018-03-12 18:47:05 +00001642- ``FVP_Base_Cortex-A55x4-A75x4`` (Version 0.0, build 0.0.4395)
1643- ``FVP_Base_Cortex-A55x4`` (Version 0.0, build 0.0.4395)
1644- ``FVP_Base_Cortex-A75x4`` (Version 0.0, build 0.0.4395)
1645- ``FVP_Base_RevC-2xAEMv8A``
1646
1647The latest version of the AArch32 build of TF-A has been tested on the following
1648Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1649(64-bit host machine only).
1650
1651- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001652- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001653
David Cunado7c032642018-03-12 18:47:05 +00001654NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1655is not compatible with legacy GIC configurations. Therefore this FVP does not
1656support these legacy GIC configurations.
1657
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001658NOTE: The build numbers quoted above are those reported by launching the FVP
1659with the ``--version`` parameter.
1660
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001661NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1662file systems that can be downloaded separately. To run an FVP with a virtio
1663file system image an additional FVP configuration option
1664``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1665used.
1666
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001667NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1668The commands below would report an ``unhandled argument`` error in this case.
1669
1670NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001671CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001672execution.
1673
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001674NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001675the internal synchronisation timings changed compared to older versions of the
1676models. The models can be launched with ``-Q 100`` option if they are required
1677to match the run time characteristics of the older versions.
1678
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001679The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001680downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001681
David Cunado124415e2017-06-27 17:31:12 +01001682The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001683`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001684
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001685Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001686parameter options. A brief description of the important ones that affect TF-A
1687and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001688
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001689Obtaining the Flattened Device Trees
1690~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1691
1692Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001693FDT files are required. FDT source files for the Foundation and Base FVPs can
1694be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1695a subset of the Base FVP components. For example, the Foundation FVP lacks
1696CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001697
1698Note: It is not recommended to use the FDTs built along the kernel because not
1699all FDTs are available from there.
1700
Soby Mathewecd94ad2018-05-09 13:59:29 +01001701The dynamic configuration capability is enabled in the firmware for FVPs.
1702This means that the firmware can authenticate and load the FDT if present in
1703FIP. A default FDT is packaged into FIP during the build based on
1704the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1705or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1706`Arm FVP platform specific build options`_ section for detail on the options).
1707
1708- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001709
David Cunado7c032642018-03-12 18:47:05 +00001710 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1711 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001712
Soby Mathewecd94ad2018-05-09 13:59:29 +01001713- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001714
David Cunado7c032642018-03-12 18:47:05 +00001715 For use with models such as the Cortex-A32 Base FVPs without shifted
1716 affinities and running Linux in AArch32 state with Base memory map
1717 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001718
Soby Mathewecd94ad2018-05-09 13:59:29 +01001719- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001720
David Cunado7c032642018-03-12 18:47:05 +00001721 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1722 affinities and with Base memory map configuration and Linux GICv3 support.
1723
Soby Mathewecd94ad2018-05-09 13:59:29 +01001724- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001725
1726 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1727 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1728
Soby Mathewecd94ad2018-05-09 13:59:29 +01001729- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001730
1731 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1732 single cluster, single threaded CPUs, Base memory map configuration and Linux
1733 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001734
Soby Mathewecd94ad2018-05-09 13:59:29 +01001735- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001736
David Cunado7c032642018-03-12 18:47:05 +00001737 For use with models such as the Cortex-A32 Base FVPs without shifted
1738 affinities and running Linux in AArch32 state with Base memory map
1739 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001740
Soby Mathewecd94ad2018-05-09 13:59:29 +01001741- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001742
1743 For use with Foundation FVP with Base memory map configuration.
1744
Soby Mathewecd94ad2018-05-09 13:59:29 +01001745- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001746
1747 (Default) For use with Foundation FVP with Base memory map configuration
1748 and Linux GICv3 support.
1749
1750Running on the Foundation FVP with reset to BL1 entrypoint
1751~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1752
1753The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017544 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001755
1756::
1757
1758 <path-to>/Foundation_Platform \
1759 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001760 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001761 --secure-memory \
1762 --visualization \
1763 --gicv3 \
1764 --data="<path-to>/<bl1-binary>"@0x0 \
1765 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001766 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001767 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001768
1769Notes:
1770
1771- BL1 is loaded at the start of the Trusted ROM.
1772- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001773- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1774 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001775- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1776 and enable the GICv3 device in the model. Note that without this option,
1777 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001778 is not supported by TF-A.
1779- In order for TF-A to run correctly on the Foundation FVP, the architecture
1780 versions must match. The Foundation FVP defaults to the highest v8.x
1781 version it supports but the default build for TF-A is for v8.0. To avoid
1782 issues either start the Foundation FVP to use v8.0 architecture using the
1783 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1784 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001785
1786Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1787~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1788
David Cunado7c032642018-03-12 18:47:05 +00001789The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001790with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001791
1792::
1793
David Cunado7c032642018-03-12 18:47:05 +00001794 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795 -C pctl.startup=0.0.0.0 \
1796 -C bp.secure_memory=1 \
1797 -C bp.tzc_400.diagnostics=1 \
1798 -C cluster0.NUM_CORES=4 \
1799 -C cluster1.NUM_CORES=4 \
1800 -C cache_state_modelled=1 \
1801 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1802 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001803 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001804 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001805
1806Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1807~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1808
1809The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001810with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001811
1812::
1813
1814 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1815 -C pctl.startup=0.0.0.0 \
1816 -C bp.secure_memory=1 \
1817 -C bp.tzc_400.diagnostics=1 \
1818 -C cluster0.NUM_CORES=4 \
1819 -C cluster1.NUM_CORES=4 \
1820 -C cache_state_modelled=1 \
1821 -C cluster0.cpu0.CONFIG64=0 \
1822 -C cluster0.cpu1.CONFIG64=0 \
1823 -C cluster0.cpu2.CONFIG64=0 \
1824 -C cluster0.cpu3.CONFIG64=0 \
1825 -C cluster1.cpu0.CONFIG64=0 \
1826 -C cluster1.cpu1.CONFIG64=0 \
1827 -C cluster1.cpu2.CONFIG64=0 \
1828 -C cluster1.cpu3.CONFIG64=0 \
1829 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1830 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001831 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001832 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001833
1834Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1835~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1836
1837The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001838boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001839
1840::
1841
1842 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1843 -C pctl.startup=0.0.0.0 \
1844 -C bp.secure_memory=1 \
1845 -C bp.tzc_400.diagnostics=1 \
1846 -C cache_state_modelled=1 \
1847 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1848 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001849 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001850 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001851
1852Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1853~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1854
1855The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001856boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001857
1858::
1859
1860 <path-to>/FVP_Base_Cortex-A32x4 \
1861 -C pctl.startup=0.0.0.0 \
1862 -C bp.secure_memory=1 \
1863 -C bp.tzc_400.diagnostics=1 \
1864 -C cache_state_modelled=1 \
1865 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1866 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001867 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001868 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001869
1870Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1871~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1872
David Cunado7c032642018-03-12 18:47:05 +00001873The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001874with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001875
1876::
1877
David Cunado7c032642018-03-12 18:47:05 +00001878 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001879 -C pctl.startup=0.0.0.0 \
1880 -C bp.secure_memory=1 \
1881 -C bp.tzc_400.diagnostics=1 \
1882 -C cluster0.NUM_CORES=4 \
1883 -C cluster1.NUM_CORES=4 \
1884 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001885 -C cluster0.cpu0.RVBAR=0x04020000 \
1886 -C cluster0.cpu1.RVBAR=0x04020000 \
1887 -C cluster0.cpu2.RVBAR=0x04020000 \
1888 -C cluster0.cpu3.RVBAR=0x04020000 \
1889 -C cluster1.cpu0.RVBAR=0x04020000 \
1890 -C cluster1.cpu1.RVBAR=0x04020000 \
1891 -C cluster1.cpu2.RVBAR=0x04020000 \
1892 -C cluster1.cpu3.RVBAR=0x04020000 \
1893 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001894 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1895 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001896 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001897 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001898 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001899
1900Notes:
1901
1902- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1903 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1904 parameter is needed to load the individual bootloader images in memory.
1905 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001906 Payload. For the same reason, the FDT needs to be compiled from the DT source
1907 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1908 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001909
1910- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1911 X and Y are the cluster and CPU numbers respectively, is used to set the
1912 reset vector for each core.
1913
1914- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1915 changing the value of
1916 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1917 ``BL32_BASE``.
1918
1919Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1920~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1921
1922The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001923with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001924
1925::
1926
1927 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1928 -C pctl.startup=0.0.0.0 \
1929 -C bp.secure_memory=1 \
1930 -C bp.tzc_400.diagnostics=1 \
1931 -C cluster0.NUM_CORES=4 \
1932 -C cluster1.NUM_CORES=4 \
1933 -C cache_state_modelled=1 \
1934 -C cluster0.cpu0.CONFIG64=0 \
1935 -C cluster0.cpu1.CONFIG64=0 \
1936 -C cluster0.cpu2.CONFIG64=0 \
1937 -C cluster0.cpu3.CONFIG64=0 \
1938 -C cluster1.cpu0.CONFIG64=0 \
1939 -C cluster1.cpu1.CONFIG64=0 \
1940 -C cluster1.cpu2.CONFIG64=0 \
1941 -C cluster1.cpu3.CONFIG64=0 \
1942 -C cluster0.cpu0.RVBAR=0x04001000 \
1943 -C cluster0.cpu1.RVBAR=0x04001000 \
1944 -C cluster0.cpu2.RVBAR=0x04001000 \
1945 -C cluster0.cpu3.RVBAR=0x04001000 \
1946 -C cluster1.cpu0.RVBAR=0x04001000 \
1947 -C cluster1.cpu1.RVBAR=0x04001000 \
1948 -C cluster1.cpu2.RVBAR=0x04001000 \
1949 -C cluster1.cpu3.RVBAR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001950 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001951 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001952 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001953 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001954 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001955
1956Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1957It should match the address programmed into the RVBAR register as well.
1958
1959Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1960~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1961
1962The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001963boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001964
1965::
1966
1967 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1968 -C pctl.startup=0.0.0.0 \
1969 -C bp.secure_memory=1 \
1970 -C bp.tzc_400.diagnostics=1 \
1971 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001972 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1973 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1974 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1975 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1976 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1977 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1978 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1979 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1980 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001981 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001982 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001983 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001984 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001985 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001986
1987Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1988~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1989
1990The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001991boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001992
1993::
1994
1995 <path-to>/FVP_Base_Cortex-A32x4 \
1996 -C pctl.startup=0.0.0.0 \
1997 -C bp.secure_memory=1 \
1998 -C bp.tzc_400.diagnostics=1 \
1999 -C cache_state_modelled=1 \
2000 -C cluster0.cpu0.RVBARADDR=0x04001000 \
2001 -C cluster0.cpu1.RVBARADDR=0x04001000 \
2002 -C cluster0.cpu2.RVBARADDR=0x04001000 \
2003 -C cluster0.cpu3.RVBARADDR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002004 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002005 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002006 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002007 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002008 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002009
2010Running the software on Juno
2011----------------------------
2012
Dan Handley610e7e12018-03-01 18:44:00 +00002013This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002014
2015To execute the software stack on Juno, the version of the Juno board recovery
2016image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2017earlier version installed or are unsure which version is installed, please
2018re-install the recovery image by following the
2019`Instructions for using Linaro's deliverables on Juno`_.
2020
Dan Handley610e7e12018-03-01 18:44:00 +00002021Preparing TF-A images
2022~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002023
Dan Handley610e7e12018-03-01 18:44:00 +00002024After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2025``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002026
2027Other Juno software information
2028~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2029
Dan Handley610e7e12018-03-01 18:44:00 +00002030Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002031software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002032get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002033configure it.
2034
2035Testing SYSTEM SUSPEND on Juno
2036~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2037
2038The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2039to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2040on Juno, at the linux shell prompt, issue the following command:
2041
2042::
2043
2044 echo +10 > /sys/class/rtc/rtc0/wakealarm
2045 echo -n mem > /sys/power/state
2046
2047The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2048wakeup interrupt from RTC.
2049
2050--------------
2051
Dan Handley610e7e12018-03-01 18:44:00 +00002052*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002053
David Cunadob2de0992017-06-29 12:01:33 +01002054.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002055.. _Linaro Release: `Linaro Release Notes`_
David Cunado82509be2017-12-19 16:33:25 +00002056.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes
2057.. _Linaro Release 17.10: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes#1710
2058.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/linaro-software-deliverables
2059.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002060.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002061.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Joel Huttonfe027712018-03-19 11:59:57 +00002062.. _Linux master tree: <https://github.com/torvalds/linux/tree/master/>
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002063.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002064.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002065.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002066.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002067.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002068.. _Firmware Update: firmware-update.rst
2069.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002070.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2071.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002072.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002073.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002074.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002075.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf