blob: f88eaa852d6beb7344d04dd72f5c52e1106bd8f0 [file] [log] [blame]
Oliver Swede8fed2fe2019-11-11 11:11:06 +00001#
Daniel Boulby941a9092023-05-10 14:42:43 +01002# Copyright (c) 2021-2023, Arm Limited. All rights reserved.
Oliver Swede8fed2fe2019-11-11 11:11:06 +00003#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
Andre Przywaraeec45eb2020-01-24 15:02:27 +00008include lib/libfdt/libfdt.mk
9
Oliver Swede8fed2fe2019-11-11 11:11:06 +000010RESET_TO_BL31 := 1
11ifeq (${RESET_TO_BL31}, 0)
12$(error "This is a BL31-only port; RESET_TO_BL31 must be enabled")
13endif
14
Oliver Swede3769b3f2019-12-16 14:08:27 +000015ifeq (${ENABLE_PIE}, 1)
16override SEPARATE_CODE_AND_RODATA := 1
17endif
18
Oliver Swede8fed2fe2019-11-11 11:11:06 +000019CTX_INCLUDE_AARCH32_REGS := 0
20ifeq (${CTX_INCLUDE_AARCH32_REGS}, 1)
21$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled")
22endif
23
24ifeq (${TRUSTED_BOARD_BOOT}, 1)
25$(error "TRUSTED_BOARD_BOOT must be disabled")
26endif
27
Andre Przywarad9b95cc2020-07-08 13:01:00 +010028PRELOADED_BL33_BASE := 0x80080000
Oliver Swede8fed2fe2019-11-11 11:11:06 +000029
Andre Przywarad9b95cc2020-07-08 13:01:00 +010030FPGA_PRELOADED_DTB_BASE := 0x80070000
Oliver Swede8fed2fe2019-11-11 11:11:06 +000031$(eval $(call add_define,FPGA_PRELOADED_DTB_BASE))
Oliver Swede8fed2fe2019-11-11 11:11:06 +000032
Andre Przywara01767932020-07-07 10:40:46 +010033FPGA_PRELOADED_CMD_LINE := 0x1000
34$(eval $(call add_define,FPGA_PRELOADED_CMD_LINE))
35
Andre Przywara0b7f1b02023-03-21 13:53:19 +000036ENABLE_FEAT_AMU := 2
Tom Cosgrove2593a8a2021-08-17 08:50:53 +010037
Oliver Swede8fed2fe2019-11-11 11:11:06 +000038# Treating this as a memory-constrained port for now
39USE_COHERENT_MEM := 0
40
Oliver Swede7fbb9b52020-01-15 10:20:09 +000041# This can be overridden depending on CPU(s) used in the FPGA image
Oliver Swede8fed2fe2019-11-11 11:11:06 +000042HW_ASSISTED_COHERENCY := 1
43
Andre Przywara8b505252020-04-09 10:10:09 +010044PL011_GENERIC_UART := 1
45
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010046SUPPORT_UNKNOWN_MPID ?= 1
47
Oliver Swede7fbb9b52020-01-15 10:20:09 +000048FPGA_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
49
50# select a different set of CPU files, depending on whether we compile for
51# hardware assisted coherency cores or not
52ifeq (${HW_ASSISTED_COHERENCY}, 0)
53# Cores used without DSU
54 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
55 lib/cpus/aarch64/cortex_a53.S \
56 lib/cpus/aarch64/cortex_a57.S \
57 lib/cpus/aarch64/cortex_a72.S \
58 lib/cpus/aarch64/cortex_a73.S
59else
60# AArch64-only cores
Daniel Boulby941a9092023-05-10 14:42:43 +010061 FPGA_CPU_LIBS +=lib/cpus/aarch64/cortex_a510.S \
62 lib/cpus/aarch64/cortex_a710.S \
63 lib/cpus/aarch64/cortex_a715.S \
64 lib/cpus/aarch64/cortex_x3.S \
65 lib/cpus/aarch64/neoverse_n_common.S \
66 lib/cpus/aarch64/neoverse_n1.S \
67 lib/cpus/aarch64/neoverse_n2.S \
68 lib/cpus/aarch64/neoverse_v1.S \
69 lib/cpus/aarch64/cortex_hayes.S \
70 lib/cpus/aarch64/cortex_hunter.S \
71 lib/cpus/aarch64/cortex_hunter_elp_arm.S \
72 lib/cpus/aarch64/cortex_chaberton.S \
73 lib/cpus/aarch64/cortex_blackhawk.S
Andre Przywaracb167672020-06-25 13:10:38 +010074
Oliver Swede7fbb9b52020-01-15 10:20:09 +000075# AArch64/AArch32 cores
76 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
77 lib/cpus/aarch64/cortex_a75.S
78endif
Oliver Swede8fed2fe2019-11-11 11:11:06 +000079
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010080ifeq (${SUPPORT_UNKNOWN_MPID}, 1)
81# Add support for unknown/invalid MPIDs (aarch64 only)
82$(eval $(call add_define,SUPPORT_UNKNOWN_MPID))
83 FPGA_CPU_LIBS += lib/cpus/aarch64/generic.S
84endif
85
Andre Przywarae1cc1302020-03-25 15:50:38 +000086# Allow detection of GIC-600
87GICV3_SUPPORT_GIC600 := 1
Manish Pandeyb21cad72020-04-03 18:59:20 +010088
Andre Przywara42ba7c92021-05-18 15:53:05 +010089GIC_ENABLE_V4_EXTN := 1
90
Manish Pandeyb21cad72020-04-03 18:59:20 +010091# Include GICv3 driver files
92include drivers/arm/gic/v3/gicv3.mk
93
94FPGA_GIC_SOURCES := ${GICV3_SOURCES} \
Oliver Swedeb51da812019-12-03 14:08:21 +000095 plat/common/plat_gicv3.c \
96 plat/arm/board/arm_fpga/fpga_gicv3.c
Oliver Swede8fed2fe2019-11-11 11:11:06 +000097
Andre Przywaraeb5cb802020-08-03 12:54:58 +010098FDT_SOURCES := fdts/arm_fpga.dts
99
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000100PLAT_INCLUDES := -Iplat/arm/board/arm_fpga/include
101
102PLAT_BL_COMMON_SOURCES := plat/arm/board/arm_fpga/${ARCH}/fpga_helpers.S
103
Chris Kaye9272152021-09-28 15:52:14 +0100104BL31_SOURCES += common/fdt_fixup.c \
Andre Przywaraeec45eb2020-01-24 15:02:27 +0000105 drivers/delay_timer/delay_timer.c \
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000106 drivers/delay_timer/generic_delay_timer.c \
107 drivers/arm/pl011/${ARCH}/pl011_console.S \
108 plat/common/plat_psci_common.c \
109 plat/arm/board/arm_fpga/fpga_pm.c \
110 plat/arm/board/arm_fpga/fpga_topology.c \
111 plat/arm/board/arm_fpga/fpga_console.c \
112 plat/arm/board/arm_fpga/fpga_bl31_setup.c \
113 ${FPGA_CPU_LIBS} \
114 ${FPGA_GIC_SOURCES}
115
Chris Kaye9272152021-09-28 15:52:14 +0100116BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
117
Andre Przywara45e794f2021-10-07 14:19:12 +0100118$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/rom_trampoline.S,bl31))
119$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/kernel_trampoline.S,bl31))
120$(eval $(call MAKE_LD,$(BUILD_PLAT)/build_axf.ld,plat/arm/board/arm_fpga/build_axf.ld.S,bl31))
Andre Przywara6228e432020-09-16 17:13:33 +0100121
Andre Przywara8c6d92d2021-05-14 16:13:28 +0100122bl31.axf: bl31 dtbs ${BUILD_PLAT}/rom_trampoline.o ${BUILD_PLAT}/kernel_trampoline.o ${BUILD_PLAT}/build_axf.ld
Andre Przywara6228e432020-09-16 17:13:33 +0100123 $(ECHO) " LD $@"
Andre Przywara4d8a6bb2021-08-20 16:23:23 +0100124 $(Q)$(LD) -T ${BUILD_PLAT}/build_axf.ld -L ${BUILD_PLAT} --strip-debug -s -n -o ${BUILD_PLAT}/bl31.axf
Andre Przywara586de5e2020-08-03 13:06:38 +0100125
Andre Przywara6228e432020-09-16 17:13:33 +0100126all: bl31.axf