blob: 1217425f0c73cec9a13c698ff88bc65b7e20810d [file] [log] [blame]
Oliver Swede8fed2fe2019-11-11 11:11:06 +00001#
johpow01aef12f22020-10-15 13:40:04 -05002# Copyright (c) 2021, Arm Limited. All rights reserved.
Oliver Swede8fed2fe2019-11-11 11:11:06 +00003#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
Andre Przywaraeec45eb2020-01-24 15:02:27 +00007include lib/libfdt/libfdt.mk
8
Oliver Swede8fed2fe2019-11-11 11:11:06 +00009RESET_TO_BL31 := 1
10ifeq (${RESET_TO_BL31}, 0)
11$(error "This is a BL31-only port; RESET_TO_BL31 must be enabled")
12endif
13
Oliver Swede3769b3f2019-12-16 14:08:27 +000014ifeq (${ENABLE_PIE}, 1)
15override SEPARATE_CODE_AND_RODATA := 1
16endif
17
Oliver Swede8fed2fe2019-11-11 11:11:06 +000018CTX_INCLUDE_AARCH32_REGS := 0
19ifeq (${CTX_INCLUDE_AARCH32_REGS}, 1)
20$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled")
21endif
22
23ifeq (${TRUSTED_BOARD_BOOT}, 1)
24$(error "TRUSTED_BOARD_BOOT must be disabled")
25endif
26
Andre Przywarad9b95cc2020-07-08 13:01:00 +010027PRELOADED_BL33_BASE := 0x80080000
Oliver Swede8fed2fe2019-11-11 11:11:06 +000028
Andre Przywarad9b95cc2020-07-08 13:01:00 +010029FPGA_PRELOADED_DTB_BASE := 0x80070000
Oliver Swede8fed2fe2019-11-11 11:11:06 +000030$(eval $(call add_define,FPGA_PRELOADED_DTB_BASE))
Oliver Swede8fed2fe2019-11-11 11:11:06 +000031
Andre Przywara01767932020-07-07 10:40:46 +010032FPGA_PRELOADED_CMD_LINE := 0x1000
33$(eval $(call add_define,FPGA_PRELOADED_CMD_LINE))
34
Tom Cosgrove2593a8a2021-08-17 08:50:53 +010035ENABLE_AMU := 1
36
Oliver Swede8fed2fe2019-11-11 11:11:06 +000037# Treating this as a memory-constrained port for now
38USE_COHERENT_MEM := 0
39
Oliver Swede7fbb9b52020-01-15 10:20:09 +000040# This can be overridden depending on CPU(s) used in the FPGA image
Oliver Swede8fed2fe2019-11-11 11:11:06 +000041HW_ASSISTED_COHERENCY := 1
42
Andre Przywara8b505252020-04-09 10:10:09 +010043PL011_GENERIC_UART := 1
44
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010045SUPPORT_UNKNOWN_MPID ?= 1
46
Oliver Swede7fbb9b52020-01-15 10:20:09 +000047FPGA_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
48
49# select a different set of CPU files, depending on whether we compile for
50# hardware assisted coherency cores or not
51ifeq (${HW_ASSISTED_COHERENCY}, 0)
52# Cores used without DSU
53 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
54 lib/cpus/aarch64/cortex_a53.S \
55 lib/cpus/aarch64/cortex_a57.S \
56 lib/cpus/aarch64/cortex_a72.S \
57 lib/cpus/aarch64/cortex_a73.S
58else
59# AArch64-only cores
60 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
61 lib/cpus/aarch64/cortex_a76ae.S \
62 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson7ec175e2020-06-01 16:49:34 -050063 lib/cpus/aarch64/cortex_a78.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +010064 lib/cpus/aarch64/neoverse_n_common.S \
Oliver Swede7fbb9b52020-01-15 10:20:09 +000065 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +010066 lib/cpus/aarch64/neoverse_n2.S \
Oliver Swede7fbb9b52020-01-15 10:20:09 +000067 lib/cpus/aarch64/neoverse_e1.S \
Jimmy Brisson958a0b12020-09-30 15:28:03 -050068 lib/cpus/aarch64/neoverse_v1.S \
Jimmy Brisson7cc90c42020-09-30 15:34:51 -050069 lib/cpus/aarch64/cortex_a78_ae.S \
Oliver Swede7fbb9b52020-01-15 10:20:09 +000070 lib/cpus/aarch64/cortex_a65.S \
Andre Przywaracb167672020-06-25 13:10:38 +010071 lib/cpus/aarch64/cortex_a65ae.S \
johpow01a3810e82021-05-18 15:23:31 -050072 lib/cpus/aarch64/cortex_a510.S \
73 lib/cpus/aarch64/cortex_a710.S \
johpow01cd38ac42021-03-15 15:07:21 -050074 lib/cpus/aarch64/cortex_makalu.S \
johpow014c42c0d2021-04-20 17:05:04 -050075 lib/cpus/aarch64/cortex_makalu_elp_arm.S \
Bipin Ravi4da1b0b2021-03-16 15:20:58 -050076 lib/cpus/aarch64/cortex_a78c.S
Andre Przywaracb167672020-06-25 13:10:38 +010077
Oliver Swede7fbb9b52020-01-15 10:20:09 +000078# AArch64/AArch32 cores
79 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
80 lib/cpus/aarch64/cortex_a75.S
81endif
Oliver Swede8fed2fe2019-11-11 11:11:06 +000082
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010083ifeq (${SUPPORT_UNKNOWN_MPID}, 1)
84# Add support for unknown/invalid MPIDs (aarch64 only)
85$(eval $(call add_define,SUPPORT_UNKNOWN_MPID))
86 FPGA_CPU_LIBS += lib/cpus/aarch64/generic.S
87endif
88
Andre Przywarae1cc1302020-03-25 15:50:38 +000089# Allow detection of GIC-600
90GICV3_SUPPORT_GIC600 := 1
Manish Pandeyb21cad72020-04-03 18:59:20 +010091
Andre Przywara42ba7c92021-05-18 15:53:05 +010092GIC_ENABLE_V4_EXTN := 1
93
Manish Pandeyb21cad72020-04-03 18:59:20 +010094# Include GICv3 driver files
95include drivers/arm/gic/v3/gicv3.mk
96
97FPGA_GIC_SOURCES := ${GICV3_SOURCES} \
Oliver Swedeb51da812019-12-03 14:08:21 +000098 plat/common/plat_gicv3.c \
99 plat/arm/board/arm_fpga/fpga_gicv3.c
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000100
Andre Przywaraeb5cb802020-08-03 12:54:58 +0100101FDT_SOURCES := fdts/arm_fpga.dts
102
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000103PLAT_INCLUDES := -Iplat/arm/board/arm_fpga/include
104
105PLAT_BL_COMMON_SOURCES := plat/arm/board/arm_fpga/${ARCH}/fpga_helpers.S
106
Andre Przywaraeec45eb2020-01-24 15:02:27 +0000107BL31_SOURCES += common/fdt_wrappers.c \
Javier Almansa Sobrino3bcf3c82020-06-04 19:01:48 +0100108 common/fdt_fixup.c \
Andre Przywaraeec45eb2020-01-24 15:02:27 +0000109 drivers/delay_timer/delay_timer.c \
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000110 drivers/delay_timer/generic_delay_timer.c \
111 drivers/arm/pl011/${ARCH}/pl011_console.S \
112 plat/common/plat_psci_common.c \
113 plat/arm/board/arm_fpga/fpga_pm.c \
114 plat/arm/board/arm_fpga/fpga_topology.c \
115 plat/arm/board/arm_fpga/fpga_console.c \
116 plat/arm/board/arm_fpga/fpga_bl31_setup.c \
117 ${FPGA_CPU_LIBS} \
118 ${FPGA_GIC_SOURCES}
119
Andre Przywara586de5e2020-08-03 13:06:38 +0100120$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/rom_trampoline.S,31))
Andre Przywara8c6d92d2021-05-14 16:13:28 +0100121$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/kernel_trampoline.S,31))
Andre Przywara6228e432020-09-16 17:13:33 +0100122$(eval $(call MAKE_LD,$(BUILD_PLAT)/build_axf.ld,plat/arm/board/arm_fpga/build_axf.ld.S,31))
123
Andre Przywara8c6d92d2021-05-14 16:13:28 +0100124bl31.axf: bl31 dtbs ${BUILD_PLAT}/rom_trampoline.o ${BUILD_PLAT}/kernel_trampoline.o ${BUILD_PLAT}/build_axf.ld
Andre Przywara6228e432020-09-16 17:13:33 +0100125 $(ECHO) " LD $@"
Andre Przywara4d8a6bb2021-08-20 16:23:23 +0100126 $(Q)$(LD) -T ${BUILD_PLAT}/build_axf.ld -L ${BUILD_PLAT} --strip-debug -s -n -o ${BUILD_PLAT}/bl31.axf
Andre Przywara586de5e2020-08-03 13:06:38 +0100127
Andre Przywara6228e432020-09-16 17:13:33 +0100128all: bl31.axf