blob: 335000037f3994876537bb4cff03285d36ea1e5a [file] [log] [blame]
Oliver Swede8fed2fe2019-11-11 11:11:06 +00001#
2# Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7RESET_TO_BL31 := 1
8ifeq (${RESET_TO_BL31}, 0)
9$(error "This is a BL31-only port; RESET_TO_BL31 must be enabled")
10endif
11
Oliver Swede3769b3f2019-12-16 14:08:27 +000012ifeq (${ENABLE_PIE}, 1)
13override SEPARATE_CODE_AND_RODATA := 1
14endif
15
Oliver Swede8fed2fe2019-11-11 11:11:06 +000016CTX_INCLUDE_AARCH32_REGS := 0
17ifeq (${CTX_INCLUDE_AARCH32_REGS}, 1)
18$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled")
19endif
20
21ifeq (${TRUSTED_BOARD_BOOT}, 1)
22$(error "TRUSTED_BOARD_BOOT must be disabled")
23endif
24
25ifndef PRELOADED_BL33_BASE
26$(error "PRELOADED_BL33_BASE is not set")
27endif
28
29ifndef FPGA_PRELOADED_DTB_BASE
30$(error "FPGA_PRELOADED_DTB_BASE is not set")
31else
32$(eval $(call add_define,FPGA_PRELOADED_DTB_BASE))
33endif
34
35# Treating this as a memory-constrained port for now
36USE_COHERENT_MEM := 0
37
Oliver Swede7fbb9b52020-01-15 10:20:09 +000038# This can be overridden depending on CPU(s) used in the FPGA image
Oliver Swede8fed2fe2019-11-11 11:11:06 +000039HW_ASSISTED_COHERENCY := 1
40
Andre Przywara8b505252020-04-09 10:10:09 +010041PL011_GENERIC_UART := 1
42
Oliver Swede7fbb9b52020-01-15 10:20:09 +000043FPGA_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
44
45# select a different set of CPU files, depending on whether we compile for
46# hardware assisted coherency cores or not
47ifeq (${HW_ASSISTED_COHERENCY}, 0)
48# Cores used without DSU
49 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
50 lib/cpus/aarch64/cortex_a53.S \
51 lib/cpus/aarch64/cortex_a57.S \
52 lib/cpus/aarch64/cortex_a72.S \
53 lib/cpus/aarch64/cortex_a73.S
54else
55# AArch64-only cores
56 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
57 lib/cpus/aarch64/cortex_a76ae.S \
58 lib/cpus/aarch64/cortex_a77.S \
59 lib/cpus/aarch64/neoverse_n1.S \
60 lib/cpus/aarch64/neoverse_e1.S \
61 lib/cpus/aarch64/neoverse_zeus.S \
62 lib/cpus/aarch64/cortex_hercules.S \
63 lib/cpus/aarch64/cortex_hercules_ae.S \
64 lib/cpus/aarch64/cortex_a65.S \
65 lib/cpus/aarch64/cortex_a65ae.S
66# AArch64/AArch32 cores
67 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
68 lib/cpus/aarch64/cortex_a75.S
69endif
Oliver Swede8fed2fe2019-11-11 11:11:06 +000070
Manish Pandeyb21cad72020-04-03 18:59:20 +010071# GIC-600 configuration
72GICV3_IMPL := GIC600
73
74# Include GICv3 driver files
75include drivers/arm/gic/v3/gicv3.mk
76
77FPGA_GIC_SOURCES := ${GICV3_SOURCES} \
Oliver Swedeb51da812019-12-03 14:08:21 +000078 plat/common/plat_gicv3.c \
79 plat/arm/board/arm_fpga/fpga_gicv3.c
Oliver Swede8fed2fe2019-11-11 11:11:06 +000080
81PLAT_INCLUDES := -Iplat/arm/board/arm_fpga/include
82
83PLAT_BL_COMMON_SOURCES := plat/arm/board/arm_fpga/${ARCH}/fpga_helpers.S
84
85BL31_SOURCES += drivers/delay_timer/delay_timer.c \
86 drivers/delay_timer/generic_delay_timer.c \
87 drivers/arm/pl011/${ARCH}/pl011_console.S \
88 plat/common/plat_psci_common.c \
89 plat/arm/board/arm_fpga/fpga_pm.c \
90 plat/arm/board/arm_fpga/fpga_topology.c \
91 plat/arm/board/arm_fpga/fpga_console.c \
92 plat/arm/board/arm_fpga/fpga_bl31_setup.c \
93 ${FPGA_CPU_LIBS} \
94 ${FPGA_GIC_SOURCES}
95
96all: bl31