blob: 84b7eec4898e02d6f90da4dc7de0d164b8b77ad4 [file] [log] [blame]
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +08001/*
Jit Loon Lim28c1c782023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLAT_SOCFPGA_DEF_H
8#define PLAT_SOCFPGA_DEF_H
9
10#include <platform_def.h>
Jit Loon Lim28c1c782023-05-17 12:26:11 +080011#include "s10_system_manager.h"
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080012
13/* Platform Setting */
Jit Loon Lim28c1c782023-05-17 12:26:11 +080014#define PLATFORM_MODEL PLAT_SOCFPGA_STRATIX10
15#define BOOT_SOURCE BOOT_SOURCE_SDMMC
16#define PLAT_PRIMARY_CPU 0
17#define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT
18#define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080019
Sieu Mun Tanga544da12022-02-28 15:24:59 +080020/* FPGA config helpers */
21#define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000
22#define INTEL_SIP_SMC_FPGA_CONFIG_SIZE 0x1000000
23
Jit Loon Lim28c1c782023-05-17 12:26:11 +080024/* QSPI Setting */
25#define CAD_QSPIDATA_OFST 0xff900000
26#define CAD_QSPI_OFFSET 0xff8d2000
27
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080028/* Register Mapping */
Abdul Halim, Muhammad Hadi Asyrafi616b5e72020-08-05 22:12:23 +080029#define SOCFPGA_CCU_NOC_REG_BASE 0xf7000000
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +080030#define SOCFPGA_F2SDRAMMGR_REG_BASE U(0xf8024000)
Abdul Halim, Muhammad Hadi Asyrafi616b5e72020-08-05 22:12:23 +080031
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080032#define SOCFPGA_MMC_REG_BASE 0xff808000
Hadi Asyrafi8ebd2372019-12-23 17:58:04 +080033
Hadi Asyrafi67cb0ea2019-12-23 13:25:33 +080034#define SOCFPGA_RSTMGR_REG_BASE 0xffd11000
Hadi Asyrafi8ebd2372019-12-23 17:58:04 +080035#define SOCFPGA_SYSMGR_REG_BASE 0xffd12000
Jit Loon Lim0cd09542023-10-18 16:19:27 +080036#define SOCFPGA_ECC_QSPI_REG_BASE 0xffa22000
Hadi Asyrafi8ebd2372019-12-23 17:58:04 +080037
38#define SOCFPGA_L4_PER_SCR_REG_BASE 0xffd21000
39#define SOCFPGA_L4_SYS_SCR_REG_BASE 0xffd21100
40#define SOCFPGA_SOC2FPGA_SCR_REG_BASE 0xffd21200
41#define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE 0xffd21300
42
Jit Loon Lim28c1c782023-05-17 12:26:11 +080043/*******************************************************************************
44 * Platform memory map related constants
45 ******************************************************************************/
46#define DRAM_BASE (0x0)
47#define DRAM_SIZE (0x80000000)
48
49#define OCRAM_BASE (0xFFE00000)
50#define OCRAM_SIZE (0x00040000)
51
52#define MEM64_BASE (0x0100000000)
53#define MEM64_SIZE (0x1F00000000)
54
55#define DEVICE1_BASE (0x80000000)
56#define DEVICE1_SIZE (0x60000000)
57
58#define DEVICE2_BASE (0xF7000000)
59#define DEVICE2_SIZE (0x08E00000)
60
61#define DEVICE3_BASE (0xFFFC0000)
62#define DEVICE3_SIZE (0x00008000)
63
64#define DEVICE4_BASE (0x2000000000)
65#define DEVICE4_SIZE (0x0100000000)
66
67#define BL2_BASE (0xffe00000)
Jit Loon Limf6186b22023-09-27 11:02:45 +080068#define BL2_LIMIT (0xffe2b000)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080069
70#define BL31_BASE (0x1000)
71#define BL31_LIMIT (0x81000)
72
73/*******************************************************************************
74 * UART related constants
75 ******************************************************************************/
76#define PLAT_UART0_BASE (0xFFC02000)
77#define PLAT_UART1_BASE (0xFFC02100)
78
79/*******************************************************************************
Sieu Mun Tang62845372023-06-09 23:33:36 +080080 * WDT related constants
81 ******************************************************************************/
82#define WDT_BASE (0xFFD00200)
83
84/*******************************************************************************
Jit Loon Lim28c1c782023-05-17 12:26:11 +080085 * GIC related constants
86 ******************************************************************************/
87#define PLAT_GIC_BASE (0xFFFC0000)
88#define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000)
89#define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000)
90#define PLAT_GICR_BASE 0
91
Jit Loon Limffa06e72023-07-07 17:15:26 +080092#define PLAT_SYS_COUNTER_FREQ_IN_TICKS (get_mpu_periph_clk() * PLAT_HZ_CONVERT_TO_MHZ)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080093#define PLAT_HZ_CONVERT_TO_MHZ (1000000)
94
Jit Loon Lim4c249f12023-05-17 12:26:11 +080095/*******************************************************************************
96 * SDMMC related pointer function
97 ******************************************************************************/
98#define SDMMC_READ_BLOCKS mmc_read_blocks
99#define SDMMC_WRITE_BLOCKS mmc_write_blocks
100
101/*******************************************************************************
102 * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
103 * is done and HPS should trigger warm reset via RMR_EL3.
104 ******************************************************************************/
105#define L2_RESET_DONE_REG 0xFFD12218
106
BenjaminLimJLa4a43272022-04-06 10:19:16 +0800107/* Platform specific system counter */
Jit Loon Limffa06e72023-07-07 17:15:26 +0800108#define PLAT_SYS_COUNTER_FREQ_IN_MHZ get_mpu_periph_clk()
BenjaminLimJLa4a43272022-04-06 10:19:16 +0800109
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +0800110#endif /* PLATSOCFPGA_DEF_H */
111