blob: 2df11d653561f8b6cdafdcc28b66ea765193fa69 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +00009#include <arm_spm_def.h>
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +010010#include <arm_xlat_tables.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010011#include <assert.h>
12#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000013#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010014#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000015#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010016#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000017#include <plat_arm.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000018#include <secure_partition.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000019#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010020#include "../fvp_def.h"
Roberto Vargas2ca18d92018-02-12 12:36:17 +000021#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Achin Gupta1fa7eb62015-11-03 14:18:34 +000023/* Defines for GIC Driver build time selection */
24#define FVP_GICV2 1
25#define FVP_GICV3 2
26#define FVP_GICV3_LEGACY 3
27
Achin Gupta4f6ad662013-10-25 09:08:21 +010028/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000029 * arm_config holds the characteristics of the differences between the three FVP
30 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000031 * at each boot stage by the primary before enabling the MMU (to allow
32 * interconnect configuration) & used thereafter. Each BL will have its own copy
33 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010034 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000035arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010036
37#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
38 DEVICE0_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
41#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
42 DEVICE1_SIZE, \
43 MT_DEVICE | MT_RW | MT_SECURE)
44
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010045/*
46 * Need to be mapped with write permissions in order to set a new non-volatile
47 * counter value.
48 */
Juan Castillo31a68f02015-04-14 12:49:03 +010049#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
50 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010051 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010052
53
Jon Medhurstb1eb0932014-02-26 16:27:53 +000054/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010055 * Table of memory regions for various BL stages to map using the MMU.
56 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
57 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010058 *
59 * The flash needs to be mapped as writable in order to erase the FIP's Table of
60 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000061 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090062#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000063const mmap_region_t plat_arm_mmap[] = {
64 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010065 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000066 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010067 MAP_DEVICE0,
68 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010070 /* To access the Root of Trust Public Key registers. */
71 MAP_DEVICE2,
72 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010073 ARM_MAP_NS_DRAM1,
74#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010075 {0}
76};
77#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090078#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000079const mmap_region_t plat_arm_mmap[] = {
80 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010081 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000082 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE0,
84 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000085 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010086#ifdef AARCH64
87 ARM_MAP_DRAM2,
88#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010089#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000090 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010091#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010092#if TRUSTED_BOARD_BOOT
93 /* To access the Root of Trust Public Key registers. */
94 MAP_DEVICE2,
95#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000096#if ENABLE_SPM
97 ARM_SP_IMAGE_MMAP,
98#endif
David Wang0ba499f2016-03-07 11:02:57 +080099#if ARM_BL31_IN_DRAM
100 ARM_MAP_BL31_SEC_DRAM,
101#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200102#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100103 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200104 ARM_OPTEE_PAGEABLE_LOAD_MEM,
105#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100106 {0}
107};
108#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900109#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100110const mmap_region_t plat_arm_mmap[] = {
111 MAP_DEVICE0,
112 V2M_MAP_IOFPGA,
113 {0}
114};
115#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900116#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000117const mmap_region_t plat_arm_mmap[] = {
118 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100119 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000120 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100121 MAP_DEVICE0,
122 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100123 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000124#if ENABLE_SPM
125 ARM_SPM_BUF_EL3_MMAP,
126#endif
127 {0}
128};
129
130#if ENABLE_SPM && defined(IMAGE_BL31)
131const mmap_region_t plat_arm_secure_partition_mmap[] = {
132 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100133 MAP_REGION_FLAT(DEVICE0_BASE, \
134 DEVICE0_SIZE, \
135 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000136 ARM_SP_IMAGE_MMAP,
137 ARM_SP_IMAGE_NS_BUF_MMAP,
138 ARM_SP_IMAGE_RW_MMAP,
139 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100140 {0}
141};
142#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000143#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900144#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000145const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100146#ifdef AARCH32
147 ARM_MAP_SHARED_RAM,
148#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000149 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100150 MAP_DEVICE0,
151 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000152 {0}
153};
Soby Mathewb08bc042014-09-03 17:48:44 +0100154#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000155
Dan Handley2b6b5742015-03-19 19:17:53 +0000156ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000157
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100158#if FVP_INTERCONNECT_DRIVER != FVP_CCN
159static const int fvp_cci400_map[] = {
160 PLAT_FVP_CCI400_CLUS0_SL_PORT,
161 PLAT_FVP_CCI400_CLUS1_SL_PORT,
162};
163
164static const int fvp_cci5xx_map[] = {
165 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
166 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
167};
168
169static unsigned int get_interconnect_master(void)
170{
171 unsigned int master;
172 u_register_t mpidr;
173
174 mpidr = read_mpidr_el1();
175 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
176 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
177
178 assert(master < FVP_CLUSTER_COUNT);
179 return master;
180}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000181#endif
182
183#if ENABLE_SPM && defined(IMAGE_BL31)
184/*
185 * Boot information passed to a secure partition during initialisation. Linear
186 * indices in MP information will be filled at runtime.
187 */
188static secure_partition_mp_info_t sp_mp_info[] = {
189 [0] = {0x80000000, 0},
190 [1] = {0x80000001, 0},
191 [2] = {0x80000002, 0},
192 [3] = {0x80000003, 0},
193 [4] = {0x80000100, 0},
194 [5] = {0x80000101, 0},
195 [6] = {0x80000102, 0},
196 [7] = {0x80000103, 0},
197};
198
199const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
200 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
201 .h.version = VERSION_1,
202 .h.size = sizeof(secure_partition_boot_info_t),
203 .h.attr = 0,
204 .sp_mem_base = ARM_SP_IMAGE_BASE,
205 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
206 .sp_image_base = ARM_SP_IMAGE_BASE,
207 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
208 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
209 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
210 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
211 .sp_image_size = ARM_SP_IMAGE_SIZE,
212 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
213 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
214 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
215 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
216 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
217 .num_cpus = PLATFORM_CORE_COUNT,
218 .mp_info = &sp_mp_info[0],
219};
220
221const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
222{
223 return plat_arm_secure_partition_mmap;
224}
225
226const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
227 void *cookie)
228{
229 return &plat_arm_secure_partition_boot_info;
230}
231
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100232#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234/*******************************************************************************
235 * A single boot loader stack is expected to work on both the Foundation FVP
236 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
237 * SYS_ID register provides a mechanism for detecting the differences between
238 * these platforms. This information is stored in a per-BL array to allow the
239 * code to take the correct path.Per BL platform configuration.
240 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000241void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100243 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Dan Handley2b6b5742015-03-19 19:17:53 +0000245 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
246 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
247 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
248 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
249 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
Andrew Thoelke960347d2014-06-26 14:27:26 +0100251 if (arch != ARCH_MODEL) {
252 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000253 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100254 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255
256 /*
257 * The build field in the SYS_ID tells which variant of the GIC
258 * memory is implemented by the model.
259 */
260 switch (bld) {
261 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000262 ERROR("Legacy Versatile Express memory map for GIC peripheral"
263 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000264 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100265 break;
266 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100267 break;
268 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100269 ERROR("Unsupported board build %x\n", bld);
270 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100271 }
272
273 /*
274 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
275 * for the Foundation FVP.
276 */
277 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000278 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000279 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100280
281 /*
282 * Check for supported revisions of Foundation FVP
283 * Allow future revisions to run but emit warning diagnostic
284 */
285 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000286 case REV_FOUNDATION_FVP_V2_0:
287 case REV_FOUNDATION_FVP_V2_1:
288 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100289 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100290 break;
291 default:
292 WARN("Unrecognized Foundation FVP revision %x\n", rev);
293 break;
294 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000296 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100297 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100298
299 /*
300 * Check for supported revisions
301 * Allow future revisions to run but emit warning diagnostic
302 */
303 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000304 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100305 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
306 break;
307 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100308 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100309 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100310 break;
311 default:
312 WARN("Unrecognized Base FVP revision %x\n", rev);
313 break;
314 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315 break;
316 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100317 ERROR("Unsupported board HBI number 0x%x\n", hbi);
318 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100319 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100320
321 /*
322 * We assume that the presence of MT bit, and therefore shifted
323 * affinities, is uniform across the platform: either all CPUs, or no
324 * CPUs implement it.
325 */
326 if (read_mpidr_el1() & MPIDR_MT_MASK)
327 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100328}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100329
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000330
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000331void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100332{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000333#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100334 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
335 ERROR("Unrecognized CCN variant detected. Only CCN-502"
336 " is supported");
337 panic();
338 }
339
340 plat_arm_interconnect_init();
341#else
342 uintptr_t cci_base = 0;
343 const int *cci_map = 0;
344 unsigned int map_size = 0;
345
346 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
347 ARM_CONFIG_FVP_HAS_CCI5XX))) {
348 return;
349 }
350
351 /* Initialize the right interconnect */
352 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
353 cci_base = PLAT_FVP_CCI5XX_BASE;
354 cci_map = fvp_cci5xx_map;
355 map_size = ARRAY_SIZE(fvp_cci5xx_map);
356 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
357 cci_base = PLAT_FVP_CCI400_BASE;
358 cci_map = fvp_cci400_map;
359 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000360 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100361
362 assert(cci_base);
363 assert(cci_map);
364 cci_init(cci_base, cci_map, map_size);
365#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100366}
367
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000368void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100369{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100370#if FVP_INTERCONNECT_DRIVER == FVP_CCN
371 plat_arm_interconnect_enter_coherency();
372#else
373 unsigned int master;
374
375 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
376 ARM_CONFIG_FVP_HAS_CCI5XX)) {
377 master = get_interconnect_master();
378 cci_enable_snoop_dvm_reqs(master);
379 }
380#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000381}
382
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000383void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000384{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100385#if FVP_INTERCONNECT_DRIVER == FVP_CCN
386 plat_arm_interconnect_exit_coherency();
387#else
388 unsigned int master;
389
390 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
391 ARM_CONFIG_FVP_HAS_CCI5XX)) {
392 master = get_interconnect_master();
393 cci_disable_snoop_dvm_reqs(master);
394 }
395#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100396}