blob: 4cd2ce3d6b3ce151b35dae0a117530df7c1ba0b9 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
7#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
14#include <common/romlib.h>
15#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
17#include <plat/common/platform.h>
18#include <services/secure_partition.h>
19
Dan Handley9df48042015-03-19 18:58:55 +000020#include <plat_arm.h>
Dan Handley9df48042015-03-19 18:58:55 +000021
Dan Handley9df48042015-03-19 18:58:55 +000022/* Weak definitions may be overridden in specific ARM standard platform */
23#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000024#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010025
26/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
27 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010028#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010029
30
31void arm_setup_romlib(void)
32{
33#if USE_ROMLIB
34 if (!rom_lib_init(ROMLIB_VERSION))
35 panic();
36#endif
37}
Dan Handley9df48042015-03-19 18:58:55 +000038
Soby Mathew21f93612016-03-23 10:11:10 +000039uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000040{
Soby Mathew4876ae32016-05-09 17:20:10 +010041#ifdef PRELOADED_BL33_BASE
42 return PRELOADED_BL33_BASE;
43#else
Dan Handley9df48042015-03-19 18:58:55 +000044 return PLAT_ARM_NS_IMAGE_OFFSET;
Soby Mathew4876ae32016-05-09 17:20:10 +010045#endif
Dan Handley9df48042015-03-19 18:58:55 +000046}
47
48/*******************************************************************************
49 * Gets SPSR for BL32 entry
50 ******************************************************************************/
51uint32_t arm_get_spsr_for_bl32_entry(void)
52{
53 /*
54 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000055 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000056 */
57 return 0;
58}
59
60/*******************************************************************************
61 * Gets SPSR for BL33 entry
62 ******************************************************************************/
Soby Mathew0d268dc2016-07-11 14:13:56 +010063#ifndef AARCH32
Dan Handley9df48042015-03-19 18:58:55 +000064uint32_t arm_get_spsr_for_bl33_entry(void)
65{
Dan Handley9df48042015-03-19 18:58:55 +000066 unsigned int mode;
67 uint32_t spsr;
68
69 /* Figure out what mode we enter the non-secure world in */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000070 mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +000071
72 /*
73 * TODO: Consider the possibility of specifying the SPSR in
74 * the FIP ToC and allowing the platform to have a say as
75 * well.
76 */
77 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
78 return spsr;
79}
Soby Mathew0d268dc2016-07-11 14:13:56 +010080#else
81/*******************************************************************************
82 * Gets SPSR for BL33 entry
83 ******************************************************************************/
84uint32_t arm_get_spsr_for_bl33_entry(void)
85{
86 unsigned int hyp_status, mode, spsr;
87
88 hyp_status = GET_VIRT_EXT(read_id_pfr1());
89
90 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
91
92 /*
93 * TODO: Consider the possibility of specifying the SPSR in
94 * the FIP ToC and allowing the platform to have a say as
95 * well.
96 */
97 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
98 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
99 return spsr;
100}
101#endif /* AARCH32 */
Dan Handley9df48042015-03-19 18:58:55 +0000102
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100103/*******************************************************************************
104 * Configures access to the system counter timer module.
105 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800106#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100107void arm_configure_sys_timer(void)
108{
109 unsigned int reg_val;
110
Soby Mathew2d9f7952018-06-11 16:21:30 +0100111 /* Read the frequency of the system counter */
112 unsigned int freq_val = plat_get_syscnt_freq2();
113
Juan Castilloaadf19a2015-11-06 16:02:32 +0000114#if ARM_CONFIG_CNTACR
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000115 reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
116 reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
117 reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100118 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000119#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100120
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000121 reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100122 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100123
124 /*
125 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
126 * system register initialized during psci_arch_setup() is different
127 * from this and has to be updated independently.
128 */
129 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
130
131#ifdef PLAT_juno
132 /*
133 * Initialize CNTFRQ register in Non-secure CNTBase frame.
134 * This is only required for Juno, because it doesn't follow ARM ARM
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000135 * in that the value updated in CNTFRQ is not reflected in
136 * CNTBASEN_CNTFRQ. Hence update the value manually.
Soby Mathew2d9f7952018-06-11 16:21:30 +0100137 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000138 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100139#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100140}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800141#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000142
143/*******************************************************************************
144 * Returns ARM platform specific memory map regions.
145 ******************************************************************************/
146const mmap_region_t *plat_arm_get_mmap(void)
147{
148 return plat_arm_mmap;
149}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100150
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100151#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100152
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100153unsigned int plat_get_syscnt_freq2(void)
154{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100155 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100156
157 /* Read the frequency from Frequency modes table */
158 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
159
160 /* The first entry of the frequency modes table must not be 0 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000161 if (counter_base_frequency == 0U)
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100162 panic();
163
164 return counter_base_frequency;
165}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100166
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100167#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100168
169#if SDEI_SUPPORT
170/*
171 * Translate SDEI entry point to PA, and perform standard ARM entry point
172 * validation on it.
173 */
174int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
175{
176 uint64_t par, pa;
177 uint32_t scr_el3;
178
179 /* Doing Non-secure address translation requires SCR_EL3.NS set */
180 scr_el3 = read_scr_el3();
181 write_scr_el3(scr_el3 | SCR_NS_BIT);
182 isb();
183
184 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
185 if (client_mode == MODE_EL2) {
186 /*
187 * Translate entry point to Physical Address using the EL2
188 * translation regime.
189 */
190 ats1e2r(ep);
191 } else {
192 /*
193 * Translate entry point to Physical Address using the EL1&0
194 * translation regime, including stage 2.
195 */
196 ats12e1r(ep);
197 }
198 isb();
199 par = read_par_el1();
200
201 /* Restore original SCRL_EL3 */
202 write_scr_el3(scr_el3);
203 isb();
204
205 /* If the translation resulted in fault, return failure */
206 if ((par & PAR_F_MASK) != 0)
207 return -1;
208
209 /* Extract Physical Address from PAR */
210 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
211
212 /* Perform NS entry point validation on the physical address */
213 return arm_validate_ns_entrypoint(pa);
214}
215#endif