blob: 7028bfc5d2974848f602f64eda6655c029035c02 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar84a775e2019-01-03 10:12:55 -08002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekar7cf57d72018-05-17 09:36:38 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05306 */
7
Varun Wadekarcad7b082015-12-28 18:12:59 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/bl31.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekar0ed62702018-06-20 14:30:59 -070015#include <common/ep_info.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <common/interrupt_props.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080017#include <context.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070018#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080019#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <drivers/arm/gic_common.h>
21#include <drivers/arm/gicv2.h>
22#include <drivers/console.h>
23#include <lib/el3_runtime/context_mgmt.h>
Varun Wadekar0ed62702018-06-20 14:30:59 -070024#include <lib/utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/xlat_tables/xlat_tables_v2.h>
26#include <plat/common/platform.h>
27
Varun Wadekar47ddd002016-03-28 16:00:02 -070028#include <mce.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053029#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070030#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080031#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053032
Varun Wadekar0ed62702018-06-20 14:30:59 -070033extern void memcpy16(void *dest, const void *src, unsigned int length);
34
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080035/*******************************************************************************
Varun Wadekar43dad672017-01-31 14:53:37 -080036 * Tegra186 CPU numbers in cluster #0
37 *******************************************************************************
38 */
Anthony Zhou25d127f2017-03-21 15:58:50 +080039#define TEGRA186_CLUSTER0_CORE2 2U
40#define TEGRA186_CLUSTER0_CORE3 3U
Varun Wadekar43dad672017-01-31 14:53:37 -080041
42/*******************************************************************************
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080043 * The Tegra power domain tree has a single system level power domain i.e. a
44 * single root node. The first entry in the power domain descriptor specifies
45 * the number of power domains at the highest power level.
46 *******************************************************************************
47 */
Anthony Zhou0895a8f2017-09-22 16:52:02 +080048static const uint8_t tegra_power_domain_tree_desc[] = {
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080049 /* No of root nodes */
50 1,
51 /* No of clusters */
52 PLATFORM_CLUSTER_COUNT,
53 /* No of CPU cores - cluster0 */
54 PLATFORM_MAX_CPUS_PER_CLUSTER,
55 /* No of CPU cores - cluster1 */
56 PLATFORM_MAX_CPUS_PER_CLUSTER
57};
58
Varun Wadekare34bc3d2017-04-28 08:43:33 -070059/*******************************************************************************
60 * This function returns the Tegra default topology tree information.
61 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +080062const uint8_t *plat_get_power_domain_tree_desc(void)
Varun Wadekare34bc3d2017-04-28 08:43:33 -070063{
64 return tegra_power_domain_tree_desc;
65}
66
Varun Wadekar921b9062015-08-25 17:03:14 +053067/*
68 * Table of regions to map using the MMU.
69 */
70static const mmap_region_t tegra_mmap[] = {
Anthony Zhou25d127f2017-03-21 15:58:50 +080071 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053072 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080073 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
Varun Wadekara0f26972016-03-11 17:18:51 -080074 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080075 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053076 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080077 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053078 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080079 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
Varun Wadekar9db0ad12016-07-12 10:04:28 -070080 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080081 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
Varun Wadekar9db0ad12016-07-12 10:04:28 -070082 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080083 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053084 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080085 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
Varun Wadekar4debe052016-05-18 13:39:16 -070086 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080087 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053088 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080089 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080090 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080091 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080092 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080093 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080094 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080095 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
Varun Wadekare60f1bf2016-02-17 10:10:50 -080096 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080097 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053098 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar922550a2018-01-23 14:38:51 -080099 MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */
100 MT_DEVICE | MT_RO | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800101 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -0800102 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800103 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530104 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800105 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
Varun Wadekard64db962016-09-23 14:28:16 -0700106 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800107 MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530108 MT_DEVICE | MT_RW | MT_SECURE),
109 {0}
110};
111
112/*******************************************************************************
113 * Set up the pagetables as per the platform memory map & initialize the MMU
114 ******************************************************************************/
115const mmap_region_t *plat_get_mmio_map(void)
116{
117 /* MMIO space */
118 return tegra_mmap;
119}
120
121/*******************************************************************************
122 * Handler to get the System Counter Frequency
123 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800124uint32_t plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530125{
Varun Wadekar20c94292016-01-04 10:57:45 -0800126 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530127}
128
129/*******************************************************************************
130 * Maximum supported UART controllers
131 ******************************************************************************/
132#define TEGRA186_MAX_UART_PORTS 7
133
134/*******************************************************************************
135 * This variable holds the UART port base addresses
136 ******************************************************************************/
137static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
138 0, /* undefined - treated as an error case */
139 TEGRA_UARTA_BASE,
140 TEGRA_UARTB_BASE,
141 TEGRA_UARTC_BASE,
142 TEGRA_UARTD_BASE,
143 TEGRA_UARTE_BASE,
144 TEGRA_UARTF_BASE,
145 TEGRA_UARTG_BASE,
146};
147
148/*******************************************************************************
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700149 * Enable console corresponding to the console ID
Varun Wadekar921b9062015-08-25 17:03:14 +0530150 ******************************************************************************/
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700151void plat_enable_console(int32_t id)
Varun Wadekar921b9062015-08-25 17:03:14 +0530152{
Andre Przywara98b5a112020-01-25 00:58:35 +0000153 static console_t uart_console;
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700154 uint32_t console_clock;
Varun Wadekar921b9062015-08-25 17:03:14 +0530155
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700156 if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) {
157 /*
158 * Reference clock used by the FPGAs is a lot slower.
159 */
160 if (tegra_platform_is_fpga()) {
161 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
162 } else {
163 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
164 }
Anthony Zhou25d127f2017-03-21 15:58:50 +0800165
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700166 (void)console_16550_register(tegra186_uart_addresses[id],
167 console_clock,
168 TEGRA_CONSOLE_BAUDRATE,
169 &uart_console);
Andre Przywara98b5a112020-01-25 00:58:35 +0000170 console_set_scope(&uart_console, CONSOLE_FLAG_BOOT |
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700171 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
172 }
Varun Wadekar921b9062015-08-25 17:03:14 +0530173}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800174
Varun Wadekar4debe052016-05-18 13:39:16 -0700175/*******************************************************************************
176 * Handler for early platform setup
177 ******************************************************************************/
178void plat_early_platform_setup(void)
179{
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800180 uint64_t impl, val;
181 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekar4debe052016-05-18 13:39:16 -0700182
183 /* sanity check MCE firmware compatibility */
184 mce_verify_firmware_version();
185
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800186 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
187
Varun Wadekar4debe052016-05-18 13:39:16 -0700188 /*
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800189 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
190 * A02p and beyond).
Varun Wadekar4debe052016-05-18 13:39:16 -0700191 */
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800192 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
193 (impl != (uint64_t)DENVER_IMPL)) {
Varun Wadekar4debe052016-05-18 13:39:16 -0700194
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800195 val = read_l2ctlr_el1();
Anthony Zhou25d127f2017-03-21 15:58:50 +0800196 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800197 write_l2ctlr_el1(val);
Varun Wadekar4debe052016-05-18 13:39:16 -0700198 }
199}
200
Varun Wadekar7cf57d72018-05-17 09:36:38 -0700201/*******************************************************************************
202 * Handler for late platform setup
203 ******************************************************************************/
204void plat_late_platform_setup(void)
205{
206 ; /* do nothing */
207}
208
Varun Wadekarcad7b082015-12-28 18:12:59 -0800209/* Secure IRQs for Tegra186 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700210static const interrupt_prop_t tegra186_interrupt_props[] = {
211 INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
212 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
213 INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
214 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800215};
216
217/*******************************************************************************
218 * Initialize the GIC and SGIs
219 ******************************************************************************/
220void plat_gic_setup(void)
221{
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700222 tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
Varun Wadekar84a775e2019-01-03 10:12:55 -0800223 tegra_gic_init();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800224
225 /*
226 * Initialize the FIQ handler only if the platform supports any
227 * FIQ interrupt sources.
228 */
Varun Wadekar84a775e2019-01-03 10:12:55 -0800229 tegra_fiq_handler_setup();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800230}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700231
232/*******************************************************************************
233 * Return pointer to the BL31 params from previous bootloader
234 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100235struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekar94701ff2016-05-23 11:47:34 -0700236{
237 uint32_t val;
238
Steven Kao186485e2017-10-23 18:22:09 +0800239 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700240
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100241 return (struct tegra_bl31_params *)(uintptr_t)val;
Varun Wadekar94701ff2016-05-23 11:47:34 -0700242}
243
244/*******************************************************************************
245 * Return pointer to the BL31 platform params from previous bootloader
246 ******************************************************************************/
247plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
248{
249 uint32_t val;
250
Steven Kao186485e2017-10-23 18:22:09 +0800251 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700252
253 return (plat_params_from_bl2_t *)(uintptr_t)val;
254}
Varun Wadekar43dad672017-01-31 14:53:37 -0800255
256/*******************************************************************************
257 * This function implements a part of the critical interface between the psci
258 * generic layer and the platform that allows the former to query the platform
259 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
260 * in case the MPIDR is invalid.
261 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800262int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
Varun Wadekar43dad672017-01-31 14:53:37 -0800263{
Anthony Zhou25d127f2017-03-21 15:58:50 +0800264 u_register_t cluster_id, cpu_id, pos;
265 int32_t ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800266
Anthony Zhou25d127f2017-03-21 15:58:50 +0800267 cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
268 cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
Varun Wadekar43dad672017-01-31 14:53:37 -0800269
270 /*
271 * Validate cluster_id by checking whether it represents
272 * one of the two clusters present on the platform.
Varun Wadekar43dad672017-01-31 14:53:37 -0800273 * Validate cpu_id by checking whether it represents a CPU in
274 * one of the two clusters present on the platform.
275 */
Anthony Zhou25d127f2017-03-21 15:58:50 +0800276 if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
277 (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
278 ret = PSCI_E_NOT_PRESENT;
279 } else {
280 /* calculate the core position */
281 pos = cpu_id + (cluster_id << 2U);
Varun Wadekar43dad672017-01-31 14:53:37 -0800282
Anthony Zhou25d127f2017-03-21 15:58:50 +0800283 /* check for non-existent CPUs */
284 if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
285 ret = PSCI_E_NOT_PRESENT;
286 } else {
287 ret = (int32_t)pos;
288 }
289 }
Varun Wadekar43dad672017-01-31 14:53:37 -0800290
Anthony Zhou25d127f2017-03-21 15:58:50 +0800291 return ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800292}
Varun Wadekar0ed62702018-06-20 14:30:59 -0700293
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700294/*******************************************************************************
295 * Handler to relocate BL32 image to TZDRAM
296 ******************************************************************************/
Varun Wadekar0ed62702018-06-20 14:30:59 -0700297void plat_relocate_bl32_image(const image_info_t *bl32_img_info)
298{
299 const plat_params_from_bl2_t *plat_bl31_params = plat_get_bl31_plat_params();
300 const entry_point_info_t *bl32_ep_info = bl31_plat_get_next_image_ep_info(SECURE);
301 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
302
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700303 if ((bl32_img_info != NULL) && (bl32_ep_info != NULL)) {
Varun Wadekar0ed62702018-06-20 14:30:59 -0700304
305 /* Relocate BL32 if it resides outside of the TZDRAM */
306 tzdram_start = plat_bl31_params->tzdram_base;
307 tzdram_end = plat_bl31_params->tzdram_base +
308 plat_bl31_params->tzdram_size;
309 bl32_start = bl32_img_info->image_base;
310 bl32_end = bl32_img_info->image_base + bl32_img_info->image_size;
311
312 assert(tzdram_end > tzdram_start);
313 assert(bl32_end > bl32_start);
314 assert(bl32_ep_info->pc > tzdram_start);
315 assert(bl32_ep_info->pc < tzdram_end);
316
317 /* relocate BL32 */
318 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
319
320 INFO("Relocate BL32 to TZDRAM\n");
321
322 (void)memcpy16((void *)(uintptr_t)bl32_ep_info->pc,
323 (void *)(uintptr_t)bl32_start,
324 bl32_img_info->image_size);
325
326 /* clean up non-secure intermediate buffer */
327 zeromem((void *)(uintptr_t)bl32_start,
328 bl32_img_info->image_size);
329 }
330 }
331}
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700332
333/*******************************************************************************
334 * Handler to indicate support for System Suspend
335 ******************************************************************************/
336bool plat_supports_system_suspend(void)
337{
338 return true;
339}