blob: 3c995171f5799a61b233d8a549a836f4ab284a4b [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -05002 * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekar61286d22023-03-08 16:47:38 +00003 * Copyright (c) 2023, NVIDIA Corporation. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9
Achin Gupta92712a52015-09-03 14:18:02 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/debug.h>
13#include <common/interrupt_props.h>
Varun Wadekar61286d22023-03-08 16:47:38 +000014#include <drivers/arm/gic600_multichip.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/arm/gicv3.h>
16#include <lib/spinlock.h>
Channagoud kadabia037d972022-11-29 16:03:47 -080017#include <plat/common/platform.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018
Achin Gupta92712a52015-09-03 14:18:02 +010019#include "gicv3_private.h"
20
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +000021const gicv3_driver_data_t *gicv3_driver_data;
Achin Gupta92712a52015-09-03 14:18:02 +010022
Jeenu Viswambharan76647d52016-12-09 11:03:15 +000023/*
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010024 * Spinlock to guard registers needing read-modify-write. APIs protected by this
25 * spinlock are used either at boot time (when only a single CPU is active), or
26 * when the system is fully coherent.
27 */
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028static spinlock_t gic_lock;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010029
30/*
Jeenu Viswambharan76647d52016-12-09 11:03:15 +000031 * Redistributor power operations are weakly bound so that they can be
32 * overridden
33 */
34#pragma weak gicv3_rdistif_off
35#pragma weak gicv3_rdistif_on
36
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010037/* Check interrupt ID for SGI/(E)PPI and (E)SPIs */
38static bool is_sgi_ppi(unsigned int id);
39
40/*
41 * Helper macros to save and restore GICR and GICD registers
42 * corresponding to their numbers to and from the context
43 */
44#define RESTORE_GICR_REG(base, ctx, name, i) \
45 gicr_write_##name((base), (i), (ctx)->gicr_##name[(i)])
46
47#define SAVE_GICR_REG(base, ctx, name, i) \
48 (ctx)->gicr_##name[(i)] = gicr_read_##name((base), (i))
Soby Mathew327548c2017-07-13 15:19:51 +010049
50/* Helper macros to save and restore GICD registers to and from the context */
51#define RESTORE_GICD_REGS(base, ctx, intr_num, reg, REG) \
52 do { \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010053 for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num);\
54 int_id += (1U << REG##R_SHIFT)) { \
55 gicd_write_##reg((base), int_id, \
56 (ctx)->gicd_##reg[(int_id - MIN_SPI_ID) >> \
57 REG##R_SHIFT]); \
Soby Mathew327548c2017-07-13 15:19:51 +010058 } \
Antonio Nino Diazca994e72018-08-21 10:02:33 +010059 } while (false)
Soby Mathew327548c2017-07-13 15:19:51 +010060
61#define SAVE_GICD_REGS(base, ctx, intr_num, reg, REG) \
62 do { \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010063 for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num);\
64 int_id += (1U << REG##R_SHIFT)) { \
65 (ctx)->gicd_##reg[(int_id - MIN_SPI_ID) >> \
66 REG##R_SHIFT] = gicd_read_##reg((base), int_id); \
67 } \
68 } while (false)
69
70#if GIC_EXT_INTID
71#define RESTORE_GICD_EREGS(base, ctx, intr_num, reg, REG) \
72 do { \
73 for (unsigned int int_id = MIN_ESPI_ID; int_id < (intr_num);\
74 int_id += (1U << REG##R_SHIFT)) { \
75 gicd_write_##reg((base), int_id, \
Heyi Guoefa21072021-01-14 22:16:18 +080076 (ctx)->gicd_##reg[(int_id - (MIN_ESPI_ID - \
77 round_up(TOTAL_SPI_INTR_NUM, 1U << REG##R_SHIFT)))\
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010078 >> REG##R_SHIFT]); \
Soby Mathew327548c2017-07-13 15:19:51 +010079 } \
Antonio Nino Diazca994e72018-08-21 10:02:33 +010080 } while (false)
Soby Mathew327548c2017-07-13 15:19:51 +010081
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010082#define SAVE_GICD_EREGS(base, ctx, intr_num, reg, REG) \
83 do { \
84 for (unsigned int int_id = MIN_ESPI_ID; int_id < (intr_num);\
85 int_id += (1U << REG##R_SHIFT)) { \
Heyi Guoefa21072021-01-14 22:16:18 +080086 (ctx)->gicd_##reg[(int_id - (MIN_ESPI_ID - \
87 round_up(TOTAL_SPI_INTR_NUM, 1U << REG##R_SHIFT)))\
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010088 >> REG##R_SHIFT] = gicd_read_##reg((base), int_id);\
89 } \
90 } while (false)
91#else
92#define SAVE_GICD_EREGS(base, ctx, intr_num, reg, REG)
93#define RESTORE_GICD_EREGS(base, ctx, intr_num, reg, REG)
94#endif /* GIC_EXT_INTID */
Soby Mathew327548c2017-07-13 15:19:51 +010095
Achin Gupta92712a52015-09-03 14:18:02 +010096/*******************************************************************************
97 * This function initialises the ARM GICv3 driver in EL3 with provided platform
98 * inputs.
99 ******************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +0100100void __init gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data)
Achin Gupta92712a52015-09-03 14:18:02 +0100101{
102 unsigned int gic_version;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500103 unsigned int gicv2_compat;
Achin Gupta92712a52015-09-03 14:18:02 +0100104
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100105 assert(plat_driver_data != NULL);
106 assert(plat_driver_data->gicd_base != 0U);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100107 assert(plat_driver_data->rdistif_num != 0U);
108 assert(plat_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100109
110 assert(IS_IN_EL3());
111
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500112 assert((plat_driver_data->interrupt_props_num != 0U) ?
113 (plat_driver_data->interrupt_props != NULL) : 1);
Achin Gupta92712a52015-09-03 14:18:02 +0100114
115 /* Check for system register support */
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500116#ifndef __aarch64__
117 assert((read_id_pfr1() &
118 (ID_PFR1_GIC_MASK << ID_PFR1_GIC_SHIFT)) != 0U);
119#else
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100120 assert((read_id_aa64pfr0_el1() &
121 (ID_AA64PFR0_GIC_MASK << ID_AA64PFR0_GIC_SHIFT)) != 0U);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500122#endif /* !__aarch64__ */
Achin Gupta92712a52015-09-03 14:18:02 +0100123
Achin Gupta92712a52015-09-03 14:18:02 +0100124 gic_version = gicd_read_pidr2(plat_driver_data->gicd_base);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500125 gic_version >>= PIDR2_ARCH_REV_SHIFT;
Achin Gupta92712a52015-09-03 14:18:02 +0100126 gic_version &= PIDR2_ARCH_REV_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100127
Alexei Fedorov19705932020-04-06 19:00:35 +0100128 /* Check GIC version */
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100129#if !GIC_ENABLE_V4_EXTN
Alexei Fedorov19705932020-04-06 19:00:35 +0100130 assert(gic_version == ARCH_REV_GICV3);
131#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100132 /*
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500133 * Find out whether the GIC supports the GICv2 compatibility mode.
134 * The ARE_S bit resets to 0 if supported
Achin Gupta92712a52015-09-03 14:18:02 +0100135 */
136 gicv2_compat = gicd_read_ctlr(plat_driver_data->gicd_base);
137 gicv2_compat >>= CTLR_ARE_S_SHIFT;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500138 gicv2_compat = gicv2_compat & CTLR_ARE_S_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100139
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500140 if (plat_driver_data->gicr_base != 0U) {
141 /*
142 * Find the base address of each implemented Redistributor interface.
143 * The number of interfaces should be equal to the number of CPUs in the
144 * system. The memory for saving these addresses has to be allocated by
145 * the platform port
146 */
147 gicv3_rdistif_base_addrs_probe(plat_driver_data->rdistif_base_addrs,
148 plat_driver_data->rdistif_num,
149 plat_driver_data->gicr_base,
150 plat_driver_data->mpidr_to_core_pos);
151#if !HW_ASSISTED_COHERENCY
152 /*
153 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
154 */
155 flush_dcache_range((uintptr_t)(plat_driver_data->rdistif_base_addrs),
156 plat_driver_data->rdistif_num *
157 sizeof(*(plat_driver_data->rdistif_base_addrs)));
158#endif
159 }
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000160 gicv3_driver_data = plat_driver_data;
Achin Gupta92712a52015-09-03 14:18:02 +0100161
Soby Mathew72645132017-02-14 10:11:52 +0000162 /*
163 * The GIC driver data is initialized by the primary CPU with caches
164 * enabled. When the secondary CPU boots up, it initializes the
165 * GICC/GICR interface with the caches disabled. Hence flush the
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000166 * driver data to ensure coherency. This is not required if the
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500167 * platform has HW_ASSISTED_COHERENCY enabled.
Soby Mathew72645132017-02-14 10:11:52 +0000168 */
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500169#if !HW_ASSISTED_COHERENCY
170 flush_dcache_range((uintptr_t)&gicv3_driver_data,
171 sizeof(gicv3_driver_data));
172 flush_dcache_range((uintptr_t)gicv3_driver_data,
173 sizeof(*gicv3_driver_data));
Soby Mathew72645132017-02-14 10:11:52 +0000174#endif
Manish V Badarkhe173c2962022-05-09 21:55:19 +0100175 gicv3_check_erratas_applies(plat_driver_data->gicd_base);
176
Alexei Fedorov19705932020-04-06 19:00:35 +0100177 INFO("GICv%u with%s legacy support detected.\n", gic_version,
178 (gicv2_compat == 0U) ? "" : "out");
179 INFO("ARM GICv%u driver initialized in EL3\n", gic_version);
Achin Gupta92712a52015-09-03 14:18:02 +0100180}
181
182/*******************************************************************************
183 * This function initialises the GIC distributor interface based upon the data
184 * provided by the platform while initialising the driver.
185 ******************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +0100186void __init gicv3_distif_init(void)
Achin Gupta92712a52015-09-03 14:18:02 +0100187{
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100188 unsigned int bitmap;
Yatharth Kochar3f00a892016-09-06 11:48:05 +0100189
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100190 assert(gicv3_driver_data != NULL);
191 assert(gicv3_driver_data->gicd_base != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100192
193 assert(IS_IN_EL3());
194
195 /*
196 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
197 * the ARE_S bit. The Distributor might generate a system error
198 * otherwise.
199 */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000200 gicd_clr_ctlr(gicv3_driver_data->gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100201 CTLR_ENABLE_G0_BIT |
202 CTLR_ENABLE_G1S_BIT |
203 CTLR_ENABLE_G1NS_BIT,
204 RWP_TRUE);
205
206 /* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000207 gicd_set_ctlr(gicv3_driver_data->gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100208 CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);
209
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100210 /* Set the default attribute of all (E)SPIs */
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100211 gicv3_spis_config_defaults(gicv3_driver_data->gicd_base);
Achin Gupta92712a52015-09-03 14:18:02 +0100212
Antonio Nino Diaz29b9f5b2018-09-24 17:23:24 +0100213 bitmap = gicv3_secure_spis_config_props(
214 gicv3_driver_data->gicd_base,
215 gicv3_driver_data->interrupt_props,
216 gicv3_driver_data->interrupt_props_num);
Achin Gupta92712a52015-09-03 14:18:02 +0100217
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100218 /* Enable the secure (E)SPIs now that they have been configured */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000219 gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
Achin Gupta92712a52015-09-03 14:18:02 +0100220}
221
222/*******************************************************************************
223 * This function initialises the GIC Redistributor interface of the calling CPU
224 * (identified by the 'proc_num' parameter) based upon the data provided by the
225 * platform while initialising the driver.
226 ******************************************************************************/
227void gicv3_rdistif_init(unsigned int proc_num)
228{
229 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100230 unsigned int bitmap;
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000231 uint32_t ctlr;
Achin Gupta92712a52015-09-03 14:18:02 +0100232
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100233 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000234 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100235 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
236 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000237
238 ctlr = gicd_read_ctlr(gicv3_driver_data->gicd_base);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100239 assert((ctlr & CTLR_ARE_S_BIT) != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100240
241 assert(IS_IN_EL3());
242
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000243 /* Power on redistributor */
244 gicv3_rdistif_on(proc_num);
245
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000246 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500247 assert(gicr_base != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100248
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100249 /* Set the default attribute of all SGIs and (E)PPIs */
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100250 gicv3_ppi_sgi_config_defaults(gicr_base);
Achin Gupta92712a52015-09-03 14:18:02 +0100251
Antonio Nino Diaz29b9f5b2018-09-24 17:23:24 +0100252 bitmap = gicv3_secure_ppi_sgi_config_props(gicr_base,
253 gicv3_driver_data->interrupt_props,
254 gicv3_driver_data->interrupt_props_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000255
256 /* Enable interrupt groups as required, if not already */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100257 if ((ctlr & bitmap) != bitmap) {
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000258 gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100259 }
Achin Gupta92712a52015-09-03 14:18:02 +0100260}
261
262/*******************************************************************************
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000263 * Functions to perform power operations on GIC Redistributor
264 ******************************************************************************/
265void gicv3_rdistif_off(unsigned int proc_num)
266{
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000267}
268
269void gicv3_rdistif_on(unsigned int proc_num)
270{
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000271}
272
273/*******************************************************************************
Achin Gupta92712a52015-09-03 14:18:02 +0100274 * This function enables the GIC CPU interface of the calling CPU using only
275 * system register accesses.
276 ******************************************************************************/
277void gicv3_cpuif_enable(unsigned int proc_num)
278{
279 uintptr_t gicr_base;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000280 u_register_t scr_el3;
Achin Gupta92712a52015-09-03 14:18:02 +0100281 unsigned int icc_sre_el3;
282
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100283 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000284 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100285 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100286 assert(IS_IN_EL3());
287
288 /* Mark the connected core as awake */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000289 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Achin Gupta92712a52015-09-03 14:18:02 +0100290 gicv3_rdistif_mark_core_awake(gicr_base);
291
292 /* Disable the legacy interrupt bypass */
293 icc_sre_el3 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT;
294
295 /*
296 * Enable system register access for EL3 and allow lower exception
297 * levels to configure the same for themselves. If the legacy mode is
298 * not supported, the SRE bit is RAO/WI
299 */
300 icc_sre_el3 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
301 write_icc_sre_el3(read_icc_sre_el3() | icc_sre_el3);
302
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000303 scr_el3 = read_scr_el3();
Achin Gupta92712a52015-09-03 14:18:02 +0100304
305 /*
306 * Switch to NS state to write Non secure ICC_SRE_EL1 and
307 * ICC_SRE_EL2 registers.
308 */
309 write_scr_el3(scr_el3 | SCR_NS_BIT);
310 isb();
311
312 write_icc_sre_el2(read_icc_sre_el2() | icc_sre_el3);
313 write_icc_sre_el1(ICC_SRE_SRE_BIT);
314 isb();
315
316 /* Switch to secure state. */
317 write_scr_el3(scr_el3 & (~SCR_NS_BIT));
318 isb();
319
James kung05403eb2019-05-31 15:40:05 +0800320 /* Write the secure ICC_SRE_EL1 register */
321 write_icc_sre_el1(ICC_SRE_SRE_BIT);
322 isb();
323
Achin Gupta92712a52015-09-03 14:18:02 +0100324 /* Program the idle priority in the PMR */
325 write_icc_pmr_el1(GIC_PRI_MASK);
326
327 /* Enable Group0 interrupts */
328 write_icc_igrpen0_el1(IGRPEN1_EL1_ENABLE_G0_BIT);
329
330 /* Enable Group1 Secure interrupts */
331 write_icc_igrpen1_el3(read_icc_igrpen1_el3() |
332 IGRPEN1_EL3_ENABLE_G1S_BIT);
Boyan Karatotevada21dc2023-03-23 12:46:53 +0000333 /* and restore the original */
334 write_scr_el3(scr_el3);
Achin Gupta92712a52015-09-03 14:18:02 +0100335 isb();
Ming Huang94e19762021-06-04 16:23:22 +0800336 /* Add DSB to ensure visibility of System register writes */
337 dsb();
Achin Gupta92712a52015-09-03 14:18:02 +0100338}
339
340/*******************************************************************************
341 * This function disables the GIC CPU interface of the calling CPU using
342 * only system register accesses.
343 ******************************************************************************/
344void gicv3_cpuif_disable(unsigned int proc_num)
345{
346 uintptr_t gicr_base;
347
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100348 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000349 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100350 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100351
352 assert(IS_IN_EL3());
353
354 /* Disable legacy interrupt bypass */
355 write_icc_sre_el3(read_icc_sre_el3() |
356 (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT));
357
358 /* Disable Group0 interrupts */
359 write_icc_igrpen0_el1(read_icc_igrpen0_el1() &
360 ~IGRPEN1_EL1_ENABLE_G0_BIT);
361
Sudeep Holla869e3db2016-08-04 16:14:50 +0100362 /* Disable Group1 Secure and Non-Secure interrupts */
Achin Gupta92712a52015-09-03 14:18:02 +0100363 write_icc_igrpen1_el3(read_icc_igrpen1_el3() &
Sudeep Holla869e3db2016-08-04 16:14:50 +0100364 ~(IGRPEN1_EL3_ENABLE_G1NS_BIT |
365 IGRPEN1_EL3_ENABLE_G1S_BIT));
Achin Gupta92712a52015-09-03 14:18:02 +0100366
367 /* Synchronise accesses to group enable registers */
368 isb();
Ming Huang94e19762021-06-04 16:23:22 +0800369 /* Add DSB to ensure visibility of System register writes */
370 dsb();
Achin Gupta92712a52015-09-03 14:18:02 +0100371
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000372 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Manish V Badarkhe173c2962022-05-09 21:55:19 +0100373 assert(gicr_base != 0UL);
374
375 /*
376 * dsb() already issued previously after clearing the CPU group
377 * enabled, apply below workaround to toggle the "DPG*"
378 * bits of GICR_CTLR register for unblocking event.
379 */
380 gicv3_apply_errata_wa_2384374(gicr_base);
381
382 /* Mark the connected core as asleep */
Achin Gupta92712a52015-09-03 14:18:02 +0100383 gicv3_rdistif_mark_core_asleep(gicr_base);
384}
385
386/*******************************************************************************
387 * This function returns the id of the highest priority pending interrupt at
388 * the GIC cpu interface.
389 ******************************************************************************/
390unsigned int gicv3_get_pending_interrupt_id(void)
391{
392 unsigned int id;
393
394 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100395 id = (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100396
397 /*
398 * If the ID is special identifier corresponding to G1S or G1NS
399 * interrupt, then read the highest pending group 1 interrupt.
400 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100401 if ((id == PENDING_G1S_INTID) || (id == PENDING_G1NS_INTID)) {
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100402 return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100403 }
Achin Gupta92712a52015-09-03 14:18:02 +0100404
405 return id;
406}
407
408/*******************************************************************************
409 * This function returns the type of the highest priority pending interrupt at
410 * the GIC cpu interface. The return values can be one of the following :
411 * PENDING_G1S_INTID : The interrupt type is secure Group 1.
412 * PENDING_G1NS_INTID : The interrupt type is non secure Group 1.
413 * 0 - 1019 : The interrupt type is secure Group 0.
414 * GIC_SPURIOUS_INTERRUPT : there is no pending interrupt with
415 * sufficient priority to be signaled
416 ******************************************************************************/
417unsigned int gicv3_get_pending_interrupt_type(void)
418{
419 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100420 return (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100421}
422
423/*******************************************************************************
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -0500424 * This function returns the group that has been configured under by the
425 * interrupt controller for the given interrupt id i.e. either group0 or group1
426 * Secure / Non Secure. The return value can be one of the following :
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000427 * INTR_GROUP0 : The interrupt type is a Secure Group 0 interrupt
428 * INTR_GROUP1S : The interrupt type is a Secure Group 1 secure interrupt
429 * INTR_GROUP1NS: The interrupt type is a Secure Group 1 non secure
Achin Gupta92712a52015-09-03 14:18:02 +0100430 * interrupt.
431 ******************************************************************************/
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -0500432unsigned int gicv3_get_interrupt_group(unsigned int id, unsigned int proc_num)
Achin Gupta92712a52015-09-03 14:18:02 +0100433{
434 unsigned int igroup, grpmodr;
435 uintptr_t gicr_base;
Varun Wadekar61286d22023-03-08 16:47:38 +0000436 uintptr_t gicd_base;
Achin Gupta92712a52015-09-03 14:18:02 +0100437
438 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100439 assert(gicv3_driver_data != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100440
441 /* Ensure the parameters are valid */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100442 assert((id < PENDING_G1S_INTID) || (id >= MIN_LPI_ID));
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000443 assert(proc_num < gicv3_driver_data->rdistif_num);
Achin Gupta92712a52015-09-03 14:18:02 +0100444
445 /* All LPI interrupts are Group 1 non secure */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100446 if (id >= MIN_LPI_ID) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000447 return INTR_GROUP1NS;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100448 }
Achin Gupta92712a52015-09-03 14:18:02 +0100449
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100450 /* Check interrupt ID */
451 if (is_sgi_ppi(id)) {
452 /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */
Andrew F. Davis25a17a22018-08-30 14:30:54 -0500453 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000454 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100455 igroup = gicr_get_igroupr(gicr_base, id);
456 grpmodr = gicr_get_igrpmodr(gicr_base, id);
Achin Gupta92712a52015-09-03 14:18:02 +0100457 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100458 /* SPIs: 32-1019, ESPIs: 4096-5119 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100459 assert(gicv3_driver_data->gicd_base != 0U);
Varun Wadekar61286d22023-03-08 16:47:38 +0000460 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
461 igroup = gicd_get_igroupr(gicd_base, id);
462 grpmodr = gicd_get_igrpmodr(gicd_base, id);
Achin Gupta92712a52015-09-03 14:18:02 +0100463 }
464
465 /*
466 * If the IGROUP bit is set, then it is a Group 1 Non secure
467 * interrupt
468 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100469 if (igroup != 0U) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000470 return INTR_GROUP1NS;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100471 }
Achin Gupta92712a52015-09-03 14:18:02 +0100472
473 /* If the GRPMOD bit is set, then it is a Group 1 Secure interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100474 if (grpmodr != 0U) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000475 return INTR_GROUP1S;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100476 }
Achin Gupta92712a52015-09-03 14:18:02 +0100477
478 /* Else it is a Group 0 Secure interrupt */
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000479 return INTR_GROUP0;
Achin Gupta92712a52015-09-03 14:18:02 +0100480}
Soby Mathew327548c2017-07-13 15:19:51 +0100481
482/*****************************************************************************
Soby Mathewf6f1a322017-07-18 16:12:45 +0100483 * Function to save and disable the GIC ITS register context. The power
484 * management of GIC ITS is implementation-defined and this function doesn't
485 * save any memory structures required to support ITS. As the sequence to save
486 * this state is implementation defined, it should be executed in platform
487 * specific code. Calling this function alone and then powering down the GIC and
488 * ITS without implementing the aforementioned platform specific code will
489 * corrupt the ITS state.
490 *
491 * This function must be invoked after the GIC CPU interface is disabled.
492 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100493void gicv3_its_save_disable(uintptr_t gits_base,
494 gicv3_its_ctx_t * const its_ctx)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100495{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100496 unsigned int i;
Soby Mathewf6f1a322017-07-18 16:12:45 +0100497
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100498 assert(gicv3_driver_data != NULL);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100499 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100500 assert(its_ctx != NULL);
501 assert(gits_base != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100502
503 its_ctx->gits_ctlr = gits_read_ctlr(gits_base);
504
505 /* Disable the ITS */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100506 gits_write_ctlr(gits_base, its_ctx->gits_ctlr & ~GITS_CTLR_ENABLED_BIT);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100507
508 /* Wait for quiescent state */
509 gits_wait_for_quiescent_bit(gits_base);
510
511 its_ctx->gits_cbaser = gits_read_cbaser(gits_base);
512 its_ctx->gits_cwriter = gits_read_cwriter(gits_base);
513
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100514 for (i = 0U; i < ARRAY_SIZE(its_ctx->gits_baser); i++) {
Soby Mathewf6f1a322017-07-18 16:12:45 +0100515 its_ctx->gits_baser[i] = gits_read_baser(gits_base, i);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100516 }
Soby Mathewf6f1a322017-07-18 16:12:45 +0100517}
518
519/*****************************************************************************
520 * Function to restore the GIC ITS register context. The power
521 * management of GIC ITS is implementation defined and this function doesn't
522 * restore any memory structures required to support ITS. The assumption is
523 * that these structures are in memory and are retained during system suspend.
524 *
525 * This must be invoked before the GIC CPU interface is enabled.
526 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100527void gicv3_its_restore(uintptr_t gits_base,
528 const gicv3_its_ctx_t * const its_ctx)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100529{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100530 unsigned int i;
Soby Mathewf6f1a322017-07-18 16:12:45 +0100531
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100532 assert(gicv3_driver_data != NULL);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100533 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100534 assert(its_ctx != NULL);
535 assert(gits_base != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100536
537 /* Assert that the GITS is disabled and quiescent */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100538 assert((gits_read_ctlr(gits_base) & GITS_CTLR_ENABLED_BIT) == 0U);
539 assert((gits_read_ctlr(gits_base) & GITS_CTLR_QUIESCENT_BIT) != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100540
541 gits_write_cbaser(gits_base, its_ctx->gits_cbaser);
542 gits_write_cwriter(gits_base, its_ctx->gits_cwriter);
543
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100544 for (i = 0U; i < ARRAY_SIZE(its_ctx->gits_baser); i++) {
Soby Mathewf6f1a322017-07-18 16:12:45 +0100545 gits_write_baser(gits_base, i, its_ctx->gits_baser[i]);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100546 }
Soby Mathewf6f1a322017-07-18 16:12:45 +0100547
548 /* Restore the ITS CTLR but leave the ITS disabled */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100549 gits_write_ctlr(gits_base, its_ctx->gits_ctlr & ~GITS_CTLR_ENABLED_BIT);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100550}
551
552/*****************************************************************************
Soby Mathew327548c2017-07-13 15:19:51 +0100553 * Function to save the GIC Redistributor register context. This function
554 * must be invoked after CPU interface disable and prior to Distributor save.
555 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100556void gicv3_rdistif_save(unsigned int proc_num,
557 gicv3_redist_ctx_t * const rdist_ctx)
Soby Mathew327548c2017-07-13 15:19:51 +0100558{
559 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100560 unsigned int i, ppi_regs_num, regs_num;
Soby Mathew327548c2017-07-13 15:19:51 +0100561
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100562 assert(gicv3_driver_data != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100563 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100564 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100565 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100566 assert(rdist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100567
568 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
569
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100570#if GIC_EXT_INTID
571 /* Calculate number of PPI registers */
572 ppi_regs_num = (unsigned int)((gicr_read_typer(gicr_base) >>
573 TYPER_PPI_NUM_SHIFT) & TYPER_PPI_NUM_MASK) + 1;
574 /* All other values except PPInum [0-2] are reserved */
575 if (ppi_regs_num > 3U) {
576 ppi_regs_num = 1U;
577 }
578#else
579 ppi_regs_num = 1U;
580#endif
Soby Mathew327548c2017-07-13 15:19:51 +0100581 /*
582 * Wait for any write to GICR_CTLR to complete before trying to save any
583 * state.
584 */
585 gicr_wait_for_pending_write(gicr_base);
586
587 rdist_ctx->gicr_ctlr = gicr_read_ctlr(gicr_base);
588
589 rdist_ctx->gicr_propbaser = gicr_read_propbaser(gicr_base);
590 rdist_ctx->gicr_pendbaser = gicr_read_pendbaser(gicr_base);
591
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100592 /* 32 interrupt IDs per register */
593 for (i = 0U; i < ppi_regs_num; ++i) {
594 SAVE_GICR_REG(gicr_base, rdist_ctx, igroupr, i);
595 SAVE_GICR_REG(gicr_base, rdist_ctx, isenabler, i);
596 SAVE_GICR_REG(gicr_base, rdist_ctx, ispendr, i);
597 SAVE_GICR_REG(gicr_base, rdist_ctx, isactiver, i);
598 SAVE_GICR_REG(gicr_base, rdist_ctx, igrpmodr, i);
Soby Mathew327548c2017-07-13 15:19:51 +0100599 }
600
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100601 /* 16 interrupt IDs per GICR_ICFGR register */
602 regs_num = ppi_regs_num << 1;
603 for (i = 0U; i < regs_num; ++i) {
604 SAVE_GICR_REG(gicr_base, rdist_ctx, icfgr, i);
605 }
606
607 rdist_ctx->gicr_nsacr = gicr_read_nsacr(gicr_base);
608
609 /* 4 interrupt IDs per GICR_IPRIORITYR register */
610 regs_num = ppi_regs_num << 3;
611 for (i = 0U; i < regs_num; ++i) {
Alexei Fedorovc7510c52020-04-07 18:16:18 +0100612 rdist_ctx->gicr_ipriorityr[i] =
613 gicr_ipriorityr_read(gicr_base, i);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100614 }
Soby Mathew327548c2017-07-13 15:19:51 +0100615
616 /*
617 * Call the pre-save hook that implements the IMP DEF sequence that may
618 * be required on some GIC implementations. As this may need to access
619 * the Redistributor registers, we pass it proc_num.
620 */
621 gicv3_distif_pre_save(proc_num);
622}
623
624/*****************************************************************************
625 * Function to restore the GIC Redistributor register context. We disable
626 * LPI and per-cpu interrupts before we start restore of the Redistributor.
627 * This function must be invoked after Distributor restore but prior to
628 * CPU interface enable. The pending and active interrupts are restored
629 * after the interrupts are fully configured and enabled.
630 *****************************************************************************/
631void gicv3_rdistif_init_restore(unsigned int proc_num,
632 const gicv3_redist_ctx_t * const rdist_ctx)
633{
634 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100635 unsigned int i, ppi_regs_num, regs_num;
Soby Mathew327548c2017-07-13 15:19:51 +0100636
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100637 assert(gicv3_driver_data != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100638 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100639 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100640 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100641 assert(rdist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100642
643 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
644
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100645#if GIC_EXT_INTID
646 /* Calculate number of PPI registers */
647 ppi_regs_num = (unsigned int)((gicr_read_typer(gicr_base) >>
648 TYPER_PPI_NUM_SHIFT) & TYPER_PPI_NUM_MASK) + 1;
649 /* All other values except PPInum [0-2] are reserved */
650 if (ppi_regs_num > 3U) {
651 ppi_regs_num = 1U;
652 }
653#else
654 ppi_regs_num = 1U;
655#endif
Soby Mathew327548c2017-07-13 15:19:51 +0100656 /* Power on redistributor */
657 gicv3_rdistif_on(proc_num);
658
659 /*
660 * Call the post-restore hook that implements the IMP DEF sequence that
661 * may be required on some GIC implementations. As this may need to
662 * access the Redistributor registers, we pass it proc_num.
663 */
664 gicv3_distif_post_restore(proc_num);
665
666 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100667 * Disable all SGIs (imp. def.)/(E)PPIs before configuring them.
668 * This is a more scalable approach as it avoids clearing the enable
669 * bits in the GICD_CTLR.
Soby Mathew327548c2017-07-13 15:19:51 +0100670 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100671 for (i = 0U; i < ppi_regs_num; ++i) {
672 gicr_write_icenabler(gicr_base, i, ~0U);
673 }
674
Soby Mathew327548c2017-07-13 15:19:51 +0100675 /* Wait for pending writes to GICR_ICENABLER */
676 gicr_wait_for_pending_write(gicr_base);
677
678 /*
679 * Disable the LPIs to avoid unpredictable behavior when writing to
680 * GICR_PROPBASER and GICR_PENDBASER.
681 */
682 gicr_write_ctlr(gicr_base,
683 rdist_ctx->gicr_ctlr & ~(GICR_CTLR_EN_LPIS_BIT));
684
685 /* Restore registers' content */
686 gicr_write_propbaser(gicr_base, rdist_ctx->gicr_propbaser);
687 gicr_write_pendbaser(gicr_base, rdist_ctx->gicr_pendbaser);
688
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100689 /* 32 interrupt IDs per register */
690 for (i = 0U; i < ppi_regs_num; ++i) {
691 RESTORE_GICR_REG(gicr_base, rdist_ctx, igroupr, i);
692 RESTORE_GICR_REG(gicr_base, rdist_ctx, igrpmodr, i);
693 }
694
695 /* 4 interrupt IDs per GICR_IPRIORITYR register */
696 regs_num = ppi_regs_num << 3;
697 for (i = 0U; i < regs_num; ++i) {
Alexei Fedorovc7510c52020-04-07 18:16:18 +0100698 gicr_ipriorityr_write(gicr_base, i,
699 rdist_ctx->gicr_ipriorityr[i]);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100700 }
Soby Mathew327548c2017-07-13 15:19:51 +0100701
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100702 /* 16 interrupt IDs per GICR_ICFGR register */
703 regs_num = ppi_regs_num << 1;
704 for (i = 0U; i < regs_num; ++i) {
705 RESTORE_GICR_REG(gicr_base, rdist_ctx, icfgr, i);
Soby Mathew327548c2017-07-13 15:19:51 +0100706 }
707
Soby Mathew327548c2017-07-13 15:19:51 +0100708 gicr_write_nsacr(gicr_base, rdist_ctx->gicr_nsacr);
709
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100710 /* Restore after group and priorities are set.
711 * 32 interrupt IDs per register
712 */
713 for (i = 0U; i < ppi_regs_num; ++i) {
714 RESTORE_GICR_REG(gicr_base, rdist_ctx, ispendr, i);
715 RESTORE_GICR_REG(gicr_base, rdist_ctx, isactiver, i);
716 }
Soby Mathew327548c2017-07-13 15:19:51 +0100717
718 /*
719 * Wait for all writes to the Distributor to complete before enabling
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100720 * the SGI and (E)PPIs.
Soby Mathew327548c2017-07-13 15:19:51 +0100721 */
722 gicr_wait_for_upstream_pending_write(gicr_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100723
724 /* 32 interrupt IDs per GICR_ISENABLER register */
725 for (i = 0U; i < ppi_regs_num; ++i) {
726 RESTORE_GICR_REG(gicr_base, rdist_ctx, isenabler, i);
727 }
Soby Mathew327548c2017-07-13 15:19:51 +0100728
729 /*
730 * Restore GICR_CTLR.Enable_LPIs bit and wait for pending writes in case
731 * the first write to GICR_CTLR was still in flight (this write only
732 * restores GICR_CTLR.Enable_LPIs and no waiting is required for this
733 * bit).
734 */
735 gicr_write_ctlr(gicr_base, rdist_ctx->gicr_ctlr);
736 gicr_wait_for_pending_write(gicr_base);
737}
738
739/*****************************************************************************
740 * Function to save the GIC Distributor register context. This function
741 * must be invoked after CPU interface disable and Redistributor save.
742 *****************************************************************************/
743void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx)
744{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100745 assert(gicv3_driver_data != NULL);
746 assert(gicv3_driver_data->gicd_base != 0U);
Soby Mathew327548c2017-07-13 15:19:51 +0100747 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100748 assert(dist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100749
750 uintptr_t gicd_base = gicv3_driver_data->gicd_base;
Heyi Guo79bc7a72021-01-20 19:05:51 +0800751 unsigned int num_ints = gicv3_get_spi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100752#if GIC_EXT_INTID
Heyi Guo79bc7a72021-01-20 19:05:51 +0800753 unsigned int num_eints = gicv3_get_espi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100754#endif
Heyi Guo79bc7a72021-01-20 19:05:51 +0800755
Soby Mathew327548c2017-07-13 15:19:51 +0100756 /* Wait for pending write to complete */
757 gicd_wait_for_pending_write(gicd_base);
758
759 /* Save the GICD_CTLR */
760 dist_ctx->gicd_ctlr = gicd_read_ctlr(gicd_base);
761
Alexei Fedorov68f26882019-09-13 15:47:13 +0100762 /* Save GICD_IGROUPR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100763 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUP);
764
765 /* Save GICD_IGROUPRE for INTIDs 4096 - 5119 */
766 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igroupr, IGROUP);
Soby Mathew327548c2017-07-13 15:19:51 +0100767
Alexei Fedorov68f26882019-09-13 15:47:13 +0100768 /* Save GICD_ISENABLER for INT_IDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100769 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLE);
770
771 /* Save GICD_ISENABLERE for INT_IDs 4096 - 5119 */
772 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isenabler, ISENABLE);
Soby Mathew327548c2017-07-13 15:19:51 +0100773
Alexei Fedorov68f26882019-09-13 15:47:13 +0100774 /* Save GICD_ISPENDR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100775 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPEND);
776
777 /* Save GICD_ISPENDRE for INTIDs 4096 - 5119 */
778 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ispendr, ISPEND);
Soby Mathew327548c2017-07-13 15:19:51 +0100779
Alexei Fedorov68f26882019-09-13 15:47:13 +0100780 /* Save GICD_ISACTIVER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100781 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVE);
782
783 /* Save GICD_ISACTIVERE for INTIDs 4096 - 5119 */
784 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isactiver, ISACTIVE);
Soby Mathew327548c2017-07-13 15:19:51 +0100785
Alexei Fedorov68f26882019-09-13 15:47:13 +0100786 /* Save GICD_IPRIORITYR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100787 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITY);
788
789 /* Save GICD_IPRIORITYRE for INTIDs 4096 - 5119 */
790 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ipriorityr, IPRIORITY);
Soby Mathew327548c2017-07-13 15:19:51 +0100791
Alexei Fedorov68f26882019-09-13 15:47:13 +0100792 /* Save GICD_ICFGR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100793 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFG);
794
795 /* Save GICD_ICFGRE for INTIDs 4096 - 5119 */
796 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, icfgr, ICFG);
Soby Mathew327548c2017-07-13 15:19:51 +0100797
Alexei Fedorov68f26882019-09-13 15:47:13 +0100798 /* Save GICD_IGRPMODR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100799 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMOD);
800
801 /* Save GICD_IGRPMODRE for INTIDs 4096 - 5119 */
802 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igrpmodr, IGRPMOD);
Soby Mathew327548c2017-07-13 15:19:51 +0100803
Alexei Fedorov68f26882019-09-13 15:47:13 +0100804 /* Save GICD_NSACR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100805 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSAC);
806
807 /* Save GICD_NSACRE for INTIDs 4096 - 5119 */
808 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, nsacr, NSAC);
Soby Mathew327548c2017-07-13 15:19:51 +0100809
Alexei Fedorov68f26882019-09-13 15:47:13 +0100810 /* Save GICD_IROUTER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100811 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTE);
812
813 /* Save GICD_IROUTERE for INTIDs 4096 - 5119 */
814 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, irouter, IROUTE);
Soby Mathew327548c2017-07-13 15:19:51 +0100815
816 /*
817 * GICD_ITARGETSR<n> and GICD_SPENDSGIR<n> are RAZ/WI when
818 * GICD_CTLR.ARE_(S|NS) bits are set which is the case for our GICv3
819 * driver.
820 */
821}
822
823/*****************************************************************************
824 * Function to restore the GIC Distributor register context. We disable G0, G1S
825 * and G1NS interrupt groups before we start restore of the Distributor. This
826 * function must be invoked prior to Redistributor restore and CPU interface
827 * enable. The pending and active interrupts are restored after the interrupts
828 * are fully configured and enabled.
829 *****************************************************************************/
830void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx)
831{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100832 assert(gicv3_driver_data != NULL);
833 assert(gicv3_driver_data->gicd_base != 0U);
Soby Mathew327548c2017-07-13 15:19:51 +0100834 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100835 assert(dist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100836
837 uintptr_t gicd_base = gicv3_driver_data->gicd_base;
838
839 /*
840 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
841 * the ARE_S bit. The Distributor might generate a system error
842 * otherwise.
843 */
844 gicd_clr_ctlr(gicd_base,
845 CTLR_ENABLE_G0_BIT |
846 CTLR_ENABLE_G1S_BIT |
847 CTLR_ENABLE_G1NS_BIT,
848 RWP_TRUE);
849
850 /* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
851 gicd_set_ctlr(gicd_base, CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);
852
Heyi Guo79bc7a72021-01-20 19:05:51 +0800853 unsigned int num_ints = gicv3_get_spi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100854#if GIC_EXT_INTID
Heyi Guo79bc7a72021-01-20 19:05:51 +0800855 unsigned int num_eints = gicv3_get_espi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100856#endif
Alexei Fedorov68f26882019-09-13 15:47:13 +0100857 /* Restore GICD_IGROUPR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100858 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUP);
859
860 /* Restore GICD_IGROUPRE for INTIDs 4096 - 5119 */
861 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igroupr, IGROUP);
Soby Mathew327548c2017-07-13 15:19:51 +0100862
Alexei Fedorov68f26882019-09-13 15:47:13 +0100863 /* Restore GICD_IPRIORITYR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100864 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITY);
865
866 /* Restore GICD_IPRIORITYRE for INTIDs 4096 - 5119 */
867 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ipriorityr, IPRIORITY);
Soby Mathew327548c2017-07-13 15:19:51 +0100868
Alexei Fedorov68f26882019-09-13 15:47:13 +0100869 /* Restore GICD_ICFGR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100870 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFG);
871
872 /* Restore GICD_ICFGRE for INTIDs 4096 - 5119 */
873 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, icfgr, ICFG);
Soby Mathew327548c2017-07-13 15:19:51 +0100874
Alexei Fedorov68f26882019-09-13 15:47:13 +0100875 /* Restore GICD_IGRPMODR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100876 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMOD);
877
878 /* Restore GICD_IGRPMODRE for INTIDs 4096 - 5119 */
879 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igrpmodr, IGRPMOD);
Soby Mathew327548c2017-07-13 15:19:51 +0100880
Alexei Fedorov68f26882019-09-13 15:47:13 +0100881 /* Restore GICD_NSACR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100882 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSAC);
883
884 /* Restore GICD_NSACRE for INTIDs 4096 - 5119 */
885 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, nsacr, NSAC);
Soby Mathew327548c2017-07-13 15:19:51 +0100886
Alexei Fedorov68f26882019-09-13 15:47:13 +0100887 /* Restore GICD_IROUTER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100888 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTE);
889
890 /* Restore GICD_IROUTERE for INTIDs 4096 - 5119 */
891 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, irouter, IROUTE);
Soby Mathew327548c2017-07-13 15:19:51 +0100892
893 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100894 * Restore ISENABLER(E), ISPENDR(E) and ISACTIVER(E) after
895 * the interrupts are configured.
Soby Mathew327548c2017-07-13 15:19:51 +0100896 */
897
Alexei Fedorov68f26882019-09-13 15:47:13 +0100898 /* Restore GICD_ISENABLER for INT_IDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100899 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLE);
900
901 /* Restore GICD_ISENABLERE for INT_IDs 4096 - 5119 */
902 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isenabler, ISENABLE);
Soby Mathew327548c2017-07-13 15:19:51 +0100903
Alexei Fedorov68f26882019-09-13 15:47:13 +0100904 /* Restore GICD_ISPENDR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100905 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPEND);
906
907 /* Restore GICD_ISPENDRE for INTIDs 4096 - 5119 */
908 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ispendr, ISPEND);
Soby Mathew327548c2017-07-13 15:19:51 +0100909
Alexei Fedorov68f26882019-09-13 15:47:13 +0100910 /* Restore GICD_ISACTIVER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100911 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVE);
912
913 /* Restore GICD_ISACTIVERE for INTIDs 4096 - 5119 */
914 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isactiver, ISACTIVE);
Soby Mathew327548c2017-07-13 15:19:51 +0100915
916 /* Restore the GICD_CTLR */
917 gicd_write_ctlr(gicd_base, dist_ctx->gicd_ctlr);
918 gicd_wait_for_pending_write(gicd_base);
Soby Mathew327548c2017-07-13 15:19:51 +0100919}
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100920
921/*******************************************************************************
922 * This function gets the priority of the interrupt the processor is currently
923 * servicing.
924 ******************************************************************************/
925unsigned int gicv3_get_running_priority(void)
926{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100927 return (unsigned int)read_icc_rpr_el1();
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100928}
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100929
930/*******************************************************************************
931 * This function checks if the interrupt identified by id is active (whether the
932 * state is either active, or active and pending). The proc_num is used if the
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100933 * interrupt is SGI or (E)PPI and programs the corresponding Redistributor
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100934 * interface.
935 ******************************************************************************/
936unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num)
937{
Varun Wadekar61286d22023-03-08 16:47:38 +0000938 uintptr_t gicd_base;
939
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100940 assert(gicv3_driver_data != NULL);
941 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100942 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100943 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100944
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100945 /* Check interrupt ID */
946 if (is_sgi_ppi(id)) {
947 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
948 return gicr_get_isactiver(
949 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100950 }
951
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100952 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +0000953 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
954 return gicd_get_isactiver(gicd_base, id);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100955}
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100956
957/*******************************************************************************
958 * This function enables the interrupt identified by id. The proc_num
959 * is used if the interrupt is SGI or PPI, and programs the corresponding
960 * Redistributor interface.
961 ******************************************************************************/
962void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num)
963{
Varun Wadekar61286d22023-03-08 16:47:38 +0000964 uintptr_t gicd_base;
965
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100966 assert(gicv3_driver_data != NULL);
967 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100968 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100969 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100970
971 /*
972 * Ensure that any shared variable updates depending on out of band
973 * interrupt trigger are observed before enabling interrupt.
974 */
975 dsbishst();
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100976
977 /* Check interrupt ID */
978 if (is_sgi_ppi(id)) {
979 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
980 gicr_set_isenabler(
981 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100982 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100983 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +0000984 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
985 gicd_set_isenabler(gicd_base, id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100986 }
987}
988
989/*******************************************************************************
990 * This function disables the interrupt identified by id. The proc_num
991 * is used if the interrupt is SGI or PPI, and programs the corresponding
992 * Redistributor interface.
993 ******************************************************************************/
994void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num)
995{
Varun Wadekar61286d22023-03-08 16:47:38 +0000996 uintptr_t gicd_base;
997
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100998 assert(gicv3_driver_data != NULL);
999 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001000 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001001 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001002
1003 /*
1004 * Disable interrupt, and ensure that any shared variable updates
1005 * depending on out of band interrupt trigger are observed afterwards.
1006 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001007
1008 /* Check interrupt ID */
1009 if (is_sgi_ppi(id)) {
1010 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
1011 gicr_set_icenabler(
1012 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001013
1014 /* Write to clear enable requires waiting for pending writes */
1015 gicr_wait_for_pending_write(
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001016 gicv3_driver_data->rdistif_base_addrs[proc_num]);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001017 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001018 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +00001019 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1020 gicd_set_icenabler(gicd_base, id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001021
1022 /* Write to clear enable requires waiting for pending writes */
Varun Wadekar61286d22023-03-08 16:47:38 +00001023 gicd_wait_for_pending_write(gicd_base);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +01001024 }
1025
1026 dsbishst();
1027}
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001028
1029/*******************************************************************************
1030 * This function sets the interrupt priority as supplied for the given interrupt
1031 * id.
1032 ******************************************************************************/
1033void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num,
1034 unsigned int priority)
1035{
1036 uintptr_t gicr_base;
Varun Wadekar61286d22023-03-08 16:47:38 +00001037 uintptr_t gicd_base;
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001038
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001039 assert(gicv3_driver_data != NULL);
1040 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001041 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001042 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001043
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001044 /* Check interrupt ID */
1045 if (is_sgi_ppi(id)) {
1046 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001047 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
1048 gicr_set_ipriorityr(gicr_base, id, priority);
1049 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001050 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +00001051 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1052 gicd_set_ipriorityr(gicd_base, id, priority);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001053 }
1054}
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001055
1056/*******************************************************************************
1057 * This function assigns group for the interrupt identified by id. The proc_num
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001058 * is used if the interrupt is SGI or (E)PPI, and programs the corresponding
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001059 * Redistributor interface. The group can be any of GICV3_INTR_GROUP*
1060 ******************************************************************************/
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -05001061void gicv3_set_interrupt_group(unsigned int id, unsigned int proc_num,
1062 unsigned int group)
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001063{
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001064 bool igroup = false, grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001065 uintptr_t gicr_base;
Varun Wadekar61286d22023-03-08 16:47:38 +00001066 uintptr_t gicd_base;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001067
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001068 assert(gicv3_driver_data != NULL);
1069 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001070 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001071 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001072
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -05001073 switch (group) {
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001074 case INTR_GROUP1S:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001075 igroup = false;
1076 grpmod = true;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001077 break;
1078 case INTR_GROUP0:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001079 igroup = false;
1080 grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001081 break;
1082 case INTR_GROUP1NS:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001083 igroup = true;
1084 grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001085 break;
1086 default:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001087 assert(false);
Jonathan Wright39b42212018-03-13 15:24:29 +00001088 break;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001089 }
1090
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001091 /* Check interrupt ID */
1092 if (is_sgi_ppi(id)) {
1093 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001094 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001095
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001096 igroup ? gicr_set_igroupr(gicr_base, id) :
1097 gicr_clr_igroupr(gicr_base, id);
1098 grpmod ? gicr_set_igrpmodr(gicr_base, id) :
1099 gicr_clr_igrpmodr(gicr_base, id);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001100 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001101 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
1102
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001103 /* Serialize read-modify-write to Distributor registers */
1104 spin_lock(&gic_lock);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001105
Varun Wadekar61286d22023-03-08 16:47:38 +00001106 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1107
1108 igroup ? gicd_set_igroupr(gicd_base, id) :
1109 gicd_clr_igroupr(gicd_base, id);
1110 grpmod ? gicd_set_igrpmodr(gicd_base, id) :
1111 gicd_clr_igrpmodr(gicd_base, id);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001112
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001113 spin_unlock(&gic_lock);
1114 }
1115}
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001116
1117/*******************************************************************************
Florian Lugoud4e25032021-09-08 12:40:24 +02001118 * This function raises the specified SGI of the specified group.
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001119 *
1120 * The target parameter must be a valid MPIDR in the system.
1121 ******************************************************************************/
Florian Lugoud4e25032021-09-08 12:40:24 +02001122void gicv3_raise_sgi(unsigned int sgi_num, gicv3_irq_group_t group,
1123 u_register_t target)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001124{
1125 unsigned int tgt, aff3, aff2, aff1, aff0;
1126 uint64_t sgi_val;
1127
1128 /* Verify interrupt number is in the SGI range */
1129 assert((sgi_num >= MIN_SGI_ID) && (sgi_num < MIN_PPI_ID));
1130
1131 /* Extract affinity fields from target */
1132 aff0 = MPIDR_AFFLVL0_VAL(target);
1133 aff1 = MPIDR_AFFLVL1_VAL(target);
1134 aff2 = MPIDR_AFFLVL2_VAL(target);
1135 aff3 = MPIDR_AFFLVL3_VAL(target);
1136
1137 /*
1138 * Make target list from affinity 0, and ensure GICv3 SGI can target
1139 * this PE.
1140 */
1141 assert(aff0 < GICV3_MAX_SGI_TARGETS);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001142 tgt = BIT_32(aff0);
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001143
1144 /* Raise SGI to PE specified by its affinity */
1145 sgi_val = GICV3_SGIR_VALUE(aff3, aff2, aff1, sgi_num, SGIR_IRM_TO_AFF,
1146 tgt);
1147
1148 /*
1149 * Ensure that any shared variable updates depending on out of band
1150 * interrupt trigger are observed before raising SGI.
1151 */
1152 dsbishst();
Florian Lugoud4e25032021-09-08 12:40:24 +02001153
1154 switch (group) {
1155 case GICV3_G0:
1156 write_icc_sgi0r_el1(sgi_val);
1157 break;
1158 case GICV3_G1NS:
1159 write_icc_asgi1r(sgi_val);
1160 break;
1161 case GICV3_G1S:
1162 write_icc_sgi1r(sgi_val);
1163 break;
1164 default:
1165 assert(false);
1166 break;
1167 }
1168
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001169 isb();
1170}
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001171
1172/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001173 * This function sets the interrupt routing for the given (E)SPI interrupt id.
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001174 * The interrupt routing is specified in routing mode and mpidr.
1175 *
1176 * The routing mode can be either of:
1177 * - GICV3_IRM_ANY
1178 * - GICV3_IRM_PE
1179 *
1180 * The mpidr is the affinity of the PE to which the interrupt will be routed,
1181 * and is ignored for routing mode GICV3_IRM_ANY.
1182 ******************************************************************************/
1183void gicv3_set_spi_routing(unsigned int id, unsigned int irm, u_register_t mpidr)
1184{
1185 unsigned long long aff;
1186 uint64_t router;
Varun Wadekar61286d22023-03-08 16:47:38 +00001187 uintptr_t gicd_base;
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001188
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001189 assert(gicv3_driver_data != NULL);
1190 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001191
1192 assert((irm == GICV3_IRM_ANY) || (irm == GICV3_IRM_PE));
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001193
1194 assert(IS_SPI(id));
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001195
1196 aff = gicd_irouter_val_from_mpidr(mpidr, irm);
Varun Wadekar61286d22023-03-08 16:47:38 +00001197 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1198 gicd_write_irouter(gicd_base, id, aff);
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001199
1200 /*
1201 * In implementations that do not require 1 of N distribution of SPIs,
1202 * IRM might be RAZ/WI. Read back and verify IRM bit.
1203 */
1204 if (irm == GICV3_IRM_ANY) {
Varun Wadekar61286d22023-03-08 16:47:38 +00001205 router = gicd_read_irouter(gicd_base, id);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001206 if (((router >> IROUTER_IRM_SHIFT) & IROUTER_IRM_MASK) == 0U) {
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001207 ERROR("GICv3 implementation doesn't support routing ANY\n");
1208 panic();
1209 }
1210 }
1211}
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001212
1213/*******************************************************************************
1214 * This function clears the pending status of an interrupt identified by id.
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001215 * The proc_num is used if the interrupt is SGI or (E)PPI, and programs the
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001216 * corresponding Redistributor interface.
1217 ******************************************************************************/
1218void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num)
1219{
Varun Wadekar61286d22023-03-08 16:47:38 +00001220 uintptr_t gicd_base;
1221
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001222 assert(gicv3_driver_data != NULL);
1223 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001224 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001225 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001226
1227 /*
1228 * Clear pending interrupt, and ensure that any shared variable updates
1229 * depending on out of band interrupt trigger are observed afterwards.
1230 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001231
1232 /* Check interrupt ID */
1233 if (is_sgi_ppi(id)) {
1234 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
1235 gicr_set_icpendr(
1236 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001237 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001238 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +00001239 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1240 gicd_set_icpendr(gicd_base, id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001241 }
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001242
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001243 dsbishst();
1244}
1245
1246/*******************************************************************************
1247 * This function sets the pending status of an interrupt identified by id.
1248 * The proc_num is used if the interrupt is SGI or PPI and programs the
1249 * corresponding Redistributor interface.
1250 ******************************************************************************/
1251void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num)
1252{
Varun Wadekar61286d22023-03-08 16:47:38 +00001253 uintptr_t gicd_base;
1254
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001255 assert(gicv3_driver_data != NULL);
1256 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001257 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001258 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001259
1260 /*
1261 * Ensure that any shared variable updates depending on out of band
1262 * interrupt trigger are observed before setting interrupt pending.
1263 */
1264 dsbishst();
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001265
1266 /* Check interrupt ID */
1267 if (is_sgi_ppi(id)) {
1268 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
1269 gicr_set_ispendr(
1270 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001271 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001272 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Varun Wadekar61286d22023-03-08 16:47:38 +00001273 gicd_base = gicv3_get_multichip_base(id, gicv3_driver_data->gicd_base);
1274 gicd_set_ispendr(gicd_base, id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001275 }
1276}
Jeenu Viswambharan62505072017-09-22 08:32:09 +01001277
1278/*******************************************************************************
1279 * This function sets the PMR register with the supplied value. Returns the
1280 * original PMR.
1281 ******************************************************************************/
1282unsigned int gicv3_set_pmr(unsigned int mask)
1283{
1284 unsigned int old_mask;
1285
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001286 old_mask = (unsigned int)read_icc_pmr_el1();
Jeenu Viswambharan62505072017-09-22 08:32:09 +01001287
1288 /*
1289 * Order memory updates w.r.t. PMR write, and ensure they're visible
1290 * before potential out of band interrupt trigger because of PMR update.
1291 * PMR system register writes are self-synchronizing, so no ISB required
1292 * thereafter.
1293 */
1294 dsbishst();
1295 write_icc_pmr_el1(mask);
1296
1297 return old_mask;
1298}
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001299
1300/*******************************************************************************
1301 * This function delegates the responsibility of discovering the corresponding
1302 * Redistributor frames to each CPU itself. It is a modified version of
1303 * gicv3_rdistif_base_addrs_probe() and is executed by each CPU in the platform
1304 * unlike the previous way in which only the Primary CPU did the discovery of
1305 * all the Redistributor frames for every CPU. It also handles the scenario in
1306 * which the frames of various CPUs are not contiguous in physical memory.
1307 ******************************************************************************/
1308int gicv3_rdistif_probe(const uintptr_t gicr_frame)
1309{
Heyi Guo3a579ae2020-05-19 11:50:40 +08001310 u_register_t mpidr, mpidr_self;
1311 unsigned int proc_num;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001312 uint64_t typer_val;
1313 uintptr_t rdistif_base;
1314 bool gicr_frame_found = false;
1315
1316 assert(gicv3_driver_data->gicr_base == 0U);
1317
Channagoud kadabia037d972022-11-29 16:03:47 -08001318 if (plat_can_cmo()) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001319 /* Ensure this function is called with Data Cache enabled */
1320#ifndef __aarch64__
Channagoud kadabia037d972022-11-29 16:03:47 -08001321 assert((read_sctlr() & SCTLR_C_BIT) != 0U);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001322#else
Channagoud kadabia037d972022-11-29 16:03:47 -08001323 assert((read_sctlr_el3() & SCTLR_C_BIT) != 0U);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001324#endif /* !__aarch64__ */
Channagoud kadabia037d972022-11-29 16:03:47 -08001325 }
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001326
Heyi Guo3a579ae2020-05-19 11:50:40 +08001327 mpidr_self = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001328 rdistif_base = gicr_frame;
1329 do {
1330 typer_val = gicr_read_typer(rdistif_base);
Heyi Guo3a579ae2020-05-19 11:50:40 +08001331 mpidr = mpidr_from_gicr_typer(typer_val);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001332 if (gicv3_driver_data->mpidr_to_core_pos != NULL) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001333 proc_num = gicv3_driver_data->mpidr_to_core_pos(mpidr);
1334 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001335 proc_num = (unsigned int)(typer_val >>
1336 TYPER_PROC_NUM_SHIFT) & TYPER_PROC_NUM_MASK;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001337 }
Heyi Guo3a579ae2020-05-19 11:50:40 +08001338 if (mpidr == mpidr_self) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001339 /* The base address doesn't need to be initialized on
1340 * every warm boot.
1341 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001342 if (gicv3_driver_data->rdistif_base_addrs[proc_num]
1343 != 0U) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001344 return 0;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001345 }
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001346 gicv3_driver_data->rdistif_base_addrs[proc_num] =
1347 rdistif_base;
1348 gicr_frame_found = true;
1349 break;
1350 }
Andre Przywaraf70f4b92021-05-18 15:51:06 +01001351 rdistif_base += gicv3_redist_size(typer_val);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001352 } while ((typer_val & TYPER_LAST_BIT) == 0U);
1353
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001354 if (!gicr_frame_found) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001355 return -1;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001356 }
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001357
1358 /*
1359 * Flush the driver data to ensure coherency. This is
1360 * not required if platform has HW_ASSISTED_COHERENCY
1361 * enabled.
1362 */
1363#if !HW_ASSISTED_COHERENCY
1364 /*
1365 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
1366 */
1367 flush_dcache_range((uintptr_t)&(gicv3_driver_data->rdistif_base_addrs[proc_num]),
1368 sizeof(*(gicv3_driver_data->rdistif_base_addrs)));
1369#endif
1370 return 0; /* Found matching GICR frame */
1371}
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001372
1373/******************************************************************************
1374 * This function checks the interrupt ID and returns true for SGIs and (E)PPIs
1375 * and false for (E)SPIs IDs.
1376 *****************************************************************************/
1377static bool is_sgi_ppi(unsigned int id)
1378{
1379 /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */
1380 if (IS_SGI_PPI(id)) {
1381 return true;
1382 }
1383
1384 /* SPIs: 32-1019, ESPIs: 4096-5119 */
1385 if (IS_SPI(id)) {
1386 return false;
1387 }
1388
1389 assert(false);
1390 panic();
1391}