blob: 53a8fae3b0fe0201defa0d02ad8737e8a31f9287 [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Heyi Guo3a579ae2020-05-19 11:50:40 +08002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Achin Gupta92712a52015-09-03 14:18:02 +01009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/debug.h>
12#include <common/interrupt_props.h>
13#include <drivers/arm/gicv3.h>
14#include <lib/spinlock.h>
15
Achin Gupta92712a52015-09-03 14:18:02 +010016#include "gicv3_private.h"
17
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +000018const gicv3_driver_data_t *gicv3_driver_data;
Achin Gupta92712a52015-09-03 14:18:02 +010019
Jeenu Viswambharan76647d52016-12-09 11:03:15 +000020/*
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010021 * Spinlock to guard registers needing read-modify-write. APIs protected by this
22 * spinlock are used either at boot time (when only a single CPU is active), or
23 * when the system is fully coherent.
24 */
Roberto Vargas2ca18d92018-02-12 12:36:17 +000025static spinlock_t gic_lock;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010026
27/*
Jeenu Viswambharan76647d52016-12-09 11:03:15 +000028 * Redistributor power operations are weakly bound so that they can be
29 * overridden
30 */
31#pragma weak gicv3_rdistif_off
32#pragma weak gicv3_rdistif_on
33
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010034/* Check interrupt ID for SGI/(E)PPI and (E)SPIs */
35static bool is_sgi_ppi(unsigned int id);
36
37/*
38 * Helper macros to save and restore GICR and GICD registers
39 * corresponding to their numbers to and from the context
40 */
41#define RESTORE_GICR_REG(base, ctx, name, i) \
42 gicr_write_##name((base), (i), (ctx)->gicr_##name[(i)])
43
44#define SAVE_GICR_REG(base, ctx, name, i) \
45 (ctx)->gicr_##name[(i)] = gicr_read_##name((base), (i))
Soby Mathew327548c2017-07-13 15:19:51 +010046
47/* Helper macros to save and restore GICD registers to and from the context */
48#define RESTORE_GICD_REGS(base, ctx, intr_num, reg, REG) \
49 do { \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010050 for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num);\
51 int_id += (1U << REG##R_SHIFT)) { \
52 gicd_write_##reg((base), int_id, \
53 (ctx)->gicd_##reg[(int_id - MIN_SPI_ID) >> \
54 REG##R_SHIFT]); \
Soby Mathew327548c2017-07-13 15:19:51 +010055 } \
Antonio Nino Diazca994e72018-08-21 10:02:33 +010056 } while (false)
Soby Mathew327548c2017-07-13 15:19:51 +010057
58#define SAVE_GICD_REGS(base, ctx, intr_num, reg, REG) \
59 do { \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010060 for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num);\
61 int_id += (1U << REG##R_SHIFT)) { \
62 (ctx)->gicd_##reg[(int_id - MIN_SPI_ID) >> \
63 REG##R_SHIFT] = gicd_read_##reg((base), int_id); \
64 } \
65 } while (false)
66
67#if GIC_EXT_INTID
68#define RESTORE_GICD_EREGS(base, ctx, intr_num, reg, REG) \
69 do { \
70 for (unsigned int int_id = MIN_ESPI_ID; int_id < (intr_num);\
71 int_id += (1U << REG##R_SHIFT)) { \
72 gicd_write_##reg((base), int_id, \
Heyi Guoefa21072021-01-14 22:16:18 +080073 (ctx)->gicd_##reg[(int_id - (MIN_ESPI_ID - \
74 round_up(TOTAL_SPI_INTR_NUM, 1U << REG##R_SHIFT)))\
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010075 >> REG##R_SHIFT]); \
Soby Mathew327548c2017-07-13 15:19:51 +010076 } \
Antonio Nino Diazca994e72018-08-21 10:02:33 +010077 } while (false)
Soby Mathew327548c2017-07-13 15:19:51 +010078
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010079#define SAVE_GICD_EREGS(base, ctx, intr_num, reg, REG) \
80 do { \
81 for (unsigned int int_id = MIN_ESPI_ID; int_id < (intr_num);\
82 int_id += (1U << REG##R_SHIFT)) { \
Heyi Guoefa21072021-01-14 22:16:18 +080083 (ctx)->gicd_##reg[(int_id - (MIN_ESPI_ID - \
84 round_up(TOTAL_SPI_INTR_NUM, 1U << REG##R_SHIFT)))\
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010085 >> REG##R_SHIFT] = gicd_read_##reg((base), int_id);\
86 } \
87 } while (false)
88#else
89#define SAVE_GICD_EREGS(base, ctx, intr_num, reg, REG)
90#define RESTORE_GICD_EREGS(base, ctx, intr_num, reg, REG)
91#endif /* GIC_EXT_INTID */
Soby Mathew327548c2017-07-13 15:19:51 +010092
Achin Gupta92712a52015-09-03 14:18:02 +010093/*******************************************************************************
94 * This function initialises the ARM GICv3 driver in EL3 with provided platform
95 * inputs.
96 ******************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +010097void __init gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data)
Achin Gupta92712a52015-09-03 14:18:02 +010098{
99 unsigned int gic_version;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500100 unsigned int gicv2_compat;
Achin Gupta92712a52015-09-03 14:18:02 +0100101
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100102 assert(plat_driver_data != NULL);
103 assert(plat_driver_data->gicd_base != 0U);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100104 assert(plat_driver_data->rdistif_num != 0U);
105 assert(plat_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100106
107 assert(IS_IN_EL3());
108
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500109 assert((plat_driver_data->interrupt_props_num != 0U) ?
110 (plat_driver_data->interrupt_props != NULL) : 1);
Achin Gupta92712a52015-09-03 14:18:02 +0100111
112 /* Check for system register support */
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500113#ifndef __aarch64__
114 assert((read_id_pfr1() &
115 (ID_PFR1_GIC_MASK << ID_PFR1_GIC_SHIFT)) != 0U);
116#else
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100117 assert((read_id_aa64pfr0_el1() &
118 (ID_AA64PFR0_GIC_MASK << ID_AA64PFR0_GIC_SHIFT)) != 0U);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500119#endif /* !__aarch64__ */
Achin Gupta92712a52015-09-03 14:18:02 +0100120
Achin Gupta92712a52015-09-03 14:18:02 +0100121 gic_version = gicd_read_pidr2(plat_driver_data->gicd_base);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500122 gic_version >>= PIDR2_ARCH_REV_SHIFT;
Achin Gupta92712a52015-09-03 14:18:02 +0100123 gic_version &= PIDR2_ARCH_REV_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100124
Alexei Fedorov19705932020-04-06 19:00:35 +0100125 /* Check GIC version */
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100126#if !GIC_ENABLE_V4_EXTN
Alexei Fedorov19705932020-04-06 19:00:35 +0100127 assert(gic_version == ARCH_REV_GICV3);
128#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100129 /*
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500130 * Find out whether the GIC supports the GICv2 compatibility mode.
131 * The ARE_S bit resets to 0 if supported
Achin Gupta92712a52015-09-03 14:18:02 +0100132 */
133 gicv2_compat = gicd_read_ctlr(plat_driver_data->gicd_base);
134 gicv2_compat >>= CTLR_ARE_S_SHIFT;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500135 gicv2_compat = gicv2_compat & CTLR_ARE_S_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100136
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500137 if (plat_driver_data->gicr_base != 0U) {
138 /*
139 * Find the base address of each implemented Redistributor interface.
140 * The number of interfaces should be equal to the number of CPUs in the
141 * system. The memory for saving these addresses has to be allocated by
142 * the platform port
143 */
144 gicv3_rdistif_base_addrs_probe(plat_driver_data->rdistif_base_addrs,
145 plat_driver_data->rdistif_num,
146 plat_driver_data->gicr_base,
147 plat_driver_data->mpidr_to_core_pos);
148#if !HW_ASSISTED_COHERENCY
149 /*
150 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
151 */
152 flush_dcache_range((uintptr_t)(plat_driver_data->rdistif_base_addrs),
153 plat_driver_data->rdistif_num *
154 sizeof(*(plat_driver_data->rdistif_base_addrs)));
155#endif
156 }
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000157 gicv3_driver_data = plat_driver_data;
Achin Gupta92712a52015-09-03 14:18:02 +0100158
Soby Mathew72645132017-02-14 10:11:52 +0000159 /*
160 * The GIC driver data is initialized by the primary CPU with caches
161 * enabled. When the secondary CPU boots up, it initializes the
162 * GICC/GICR interface with the caches disabled. Hence flush the
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000163 * driver data to ensure coherency. This is not required if the
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500164 * platform has HW_ASSISTED_COHERENCY enabled.
Soby Mathew72645132017-02-14 10:11:52 +0000165 */
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500166#if !HW_ASSISTED_COHERENCY
167 flush_dcache_range((uintptr_t)&gicv3_driver_data,
168 sizeof(gicv3_driver_data));
169 flush_dcache_range((uintptr_t)gicv3_driver_data,
170 sizeof(*gicv3_driver_data));
Soby Mathew72645132017-02-14 10:11:52 +0000171#endif
Alexei Fedorov19705932020-04-06 19:00:35 +0100172 INFO("GICv%u with%s legacy support detected.\n", gic_version,
173 (gicv2_compat == 0U) ? "" : "out");
174 INFO("ARM GICv%u driver initialized in EL3\n", gic_version);
Achin Gupta92712a52015-09-03 14:18:02 +0100175}
176
177/*******************************************************************************
178 * This function initialises the GIC distributor interface based upon the data
179 * provided by the platform while initialising the driver.
180 ******************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +0100181void __init gicv3_distif_init(void)
Achin Gupta92712a52015-09-03 14:18:02 +0100182{
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100183 unsigned int bitmap;
Yatharth Kochar3f00a892016-09-06 11:48:05 +0100184
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100185 assert(gicv3_driver_data != NULL);
186 assert(gicv3_driver_data->gicd_base != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100187
188 assert(IS_IN_EL3());
189
190 /*
191 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
192 * the ARE_S bit. The Distributor might generate a system error
193 * otherwise.
194 */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000195 gicd_clr_ctlr(gicv3_driver_data->gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100196 CTLR_ENABLE_G0_BIT |
197 CTLR_ENABLE_G1S_BIT |
198 CTLR_ENABLE_G1NS_BIT,
199 RWP_TRUE);
200
201 /* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000202 gicd_set_ctlr(gicv3_driver_data->gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100203 CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);
204
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100205 /* Set the default attribute of all (E)SPIs */
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100206 gicv3_spis_config_defaults(gicv3_driver_data->gicd_base);
Achin Gupta92712a52015-09-03 14:18:02 +0100207
Antonio Nino Diaz29b9f5b2018-09-24 17:23:24 +0100208 bitmap = gicv3_secure_spis_config_props(
209 gicv3_driver_data->gicd_base,
210 gicv3_driver_data->interrupt_props,
211 gicv3_driver_data->interrupt_props_num);
Achin Gupta92712a52015-09-03 14:18:02 +0100212
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100213 /* Enable the secure (E)SPIs now that they have been configured */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000214 gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
Achin Gupta92712a52015-09-03 14:18:02 +0100215}
216
217/*******************************************************************************
218 * This function initialises the GIC Redistributor interface of the calling CPU
219 * (identified by the 'proc_num' parameter) based upon the data provided by the
220 * platform while initialising the driver.
221 ******************************************************************************/
222void gicv3_rdistif_init(unsigned int proc_num)
223{
224 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100225 unsigned int bitmap;
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000226 uint32_t ctlr;
Achin Gupta92712a52015-09-03 14:18:02 +0100227
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100228 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000229 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100230 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
231 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000232
233 ctlr = gicd_read_ctlr(gicv3_driver_data->gicd_base);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100234 assert((ctlr & CTLR_ARE_S_BIT) != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100235
236 assert(IS_IN_EL3());
237
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000238 /* Power on redistributor */
239 gicv3_rdistif_on(proc_num);
240
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000241 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500242 assert(gicr_base != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100243
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100244 /* Set the default attribute of all SGIs and (E)PPIs */
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100245 gicv3_ppi_sgi_config_defaults(gicr_base);
Achin Gupta92712a52015-09-03 14:18:02 +0100246
Antonio Nino Diaz29b9f5b2018-09-24 17:23:24 +0100247 bitmap = gicv3_secure_ppi_sgi_config_props(gicr_base,
248 gicv3_driver_data->interrupt_props,
249 gicv3_driver_data->interrupt_props_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000250
251 /* Enable interrupt groups as required, if not already */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100252 if ((ctlr & bitmap) != bitmap) {
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000253 gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100254 }
Achin Gupta92712a52015-09-03 14:18:02 +0100255}
256
257/*******************************************************************************
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000258 * Functions to perform power operations on GIC Redistributor
259 ******************************************************************************/
260void gicv3_rdistif_off(unsigned int proc_num)
261{
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000262}
263
264void gicv3_rdistif_on(unsigned int proc_num)
265{
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000266}
267
268/*******************************************************************************
Achin Gupta92712a52015-09-03 14:18:02 +0100269 * This function enables the GIC CPU interface of the calling CPU using only
270 * system register accesses.
271 ******************************************************************************/
272void gicv3_cpuif_enable(unsigned int proc_num)
273{
274 uintptr_t gicr_base;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000275 u_register_t scr_el3;
Achin Gupta92712a52015-09-03 14:18:02 +0100276 unsigned int icc_sre_el3;
277
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100278 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000279 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100280 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100281 assert(IS_IN_EL3());
282
283 /* Mark the connected core as awake */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000284 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Achin Gupta92712a52015-09-03 14:18:02 +0100285 gicv3_rdistif_mark_core_awake(gicr_base);
286
287 /* Disable the legacy interrupt bypass */
288 icc_sre_el3 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT;
289
290 /*
291 * Enable system register access for EL3 and allow lower exception
292 * levels to configure the same for themselves. If the legacy mode is
293 * not supported, the SRE bit is RAO/WI
294 */
295 icc_sre_el3 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
296 write_icc_sre_el3(read_icc_sre_el3() | icc_sre_el3);
297
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000298 scr_el3 = read_scr_el3();
Achin Gupta92712a52015-09-03 14:18:02 +0100299
300 /*
301 * Switch to NS state to write Non secure ICC_SRE_EL1 and
302 * ICC_SRE_EL2 registers.
303 */
304 write_scr_el3(scr_el3 | SCR_NS_BIT);
305 isb();
306
307 write_icc_sre_el2(read_icc_sre_el2() | icc_sre_el3);
308 write_icc_sre_el1(ICC_SRE_SRE_BIT);
309 isb();
310
311 /* Switch to secure state. */
312 write_scr_el3(scr_el3 & (~SCR_NS_BIT));
313 isb();
314
James kung05403eb2019-05-31 15:40:05 +0800315 /* Write the secure ICC_SRE_EL1 register */
316 write_icc_sre_el1(ICC_SRE_SRE_BIT);
317 isb();
318
Achin Gupta92712a52015-09-03 14:18:02 +0100319 /* Program the idle priority in the PMR */
320 write_icc_pmr_el1(GIC_PRI_MASK);
321
322 /* Enable Group0 interrupts */
323 write_icc_igrpen0_el1(IGRPEN1_EL1_ENABLE_G0_BIT);
324
325 /* Enable Group1 Secure interrupts */
326 write_icc_igrpen1_el3(read_icc_igrpen1_el3() |
327 IGRPEN1_EL3_ENABLE_G1S_BIT);
Achin Gupta92712a52015-09-03 14:18:02 +0100328 isb();
Ming Huang94e19762021-06-04 16:23:22 +0800329 /* Add DSB to ensure visibility of System register writes */
330 dsb();
Achin Gupta92712a52015-09-03 14:18:02 +0100331}
332
333/*******************************************************************************
334 * This function disables the GIC CPU interface of the calling CPU using
335 * only system register accesses.
336 ******************************************************************************/
337void gicv3_cpuif_disable(unsigned int proc_num)
338{
339 uintptr_t gicr_base;
340
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100341 assert(gicv3_driver_data != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000342 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100343 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100344
345 assert(IS_IN_EL3());
346
347 /* Disable legacy interrupt bypass */
348 write_icc_sre_el3(read_icc_sre_el3() |
349 (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT));
350
351 /* Disable Group0 interrupts */
352 write_icc_igrpen0_el1(read_icc_igrpen0_el1() &
353 ~IGRPEN1_EL1_ENABLE_G0_BIT);
354
Sudeep Holla869e3db2016-08-04 16:14:50 +0100355 /* Disable Group1 Secure and Non-Secure interrupts */
Achin Gupta92712a52015-09-03 14:18:02 +0100356 write_icc_igrpen1_el3(read_icc_igrpen1_el3() &
Sudeep Holla869e3db2016-08-04 16:14:50 +0100357 ~(IGRPEN1_EL3_ENABLE_G1NS_BIT |
358 IGRPEN1_EL3_ENABLE_G1S_BIT));
Achin Gupta92712a52015-09-03 14:18:02 +0100359
360 /* Synchronise accesses to group enable registers */
361 isb();
Ming Huang94e19762021-06-04 16:23:22 +0800362 /* Add DSB to ensure visibility of System register writes */
363 dsb();
Achin Gupta92712a52015-09-03 14:18:02 +0100364
365 /* Mark the connected core as asleep */
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000366 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500367 assert(gicr_base != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100368 gicv3_rdistif_mark_core_asleep(gicr_base);
369}
370
371/*******************************************************************************
372 * This function returns the id of the highest priority pending interrupt at
373 * the GIC cpu interface.
374 ******************************************************************************/
375unsigned int gicv3_get_pending_interrupt_id(void)
376{
377 unsigned int id;
378
379 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100380 id = (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100381
382 /*
383 * If the ID is special identifier corresponding to G1S or G1NS
384 * interrupt, then read the highest pending group 1 interrupt.
385 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100386 if ((id == PENDING_G1S_INTID) || (id == PENDING_G1NS_INTID)) {
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100387 return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100388 }
Achin Gupta92712a52015-09-03 14:18:02 +0100389
390 return id;
391}
392
393/*******************************************************************************
394 * This function returns the type of the highest priority pending interrupt at
395 * the GIC cpu interface. The return values can be one of the following :
396 * PENDING_G1S_INTID : The interrupt type is secure Group 1.
397 * PENDING_G1NS_INTID : The interrupt type is non secure Group 1.
398 * 0 - 1019 : The interrupt type is secure Group 0.
399 * GIC_SPURIOUS_INTERRUPT : there is no pending interrupt with
400 * sufficient priority to be signaled
401 ******************************************************************************/
402unsigned int gicv3_get_pending_interrupt_type(void)
403{
404 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100405 return (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
Achin Gupta92712a52015-09-03 14:18:02 +0100406}
407
408/*******************************************************************************
409 * This function returns the type of the interrupt id depending upon the group
410 * this interrupt has been configured under by the interrupt controller i.e.
411 * group0 or group1 Secure / Non Secure. The return value can be one of the
412 * following :
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000413 * INTR_GROUP0 : The interrupt type is a Secure Group 0 interrupt
414 * INTR_GROUP1S : The interrupt type is a Secure Group 1 secure interrupt
415 * INTR_GROUP1NS: The interrupt type is a Secure Group 1 non secure
Achin Gupta92712a52015-09-03 14:18:02 +0100416 * interrupt.
417 ******************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100418unsigned int gicv3_get_interrupt_type(unsigned int id, unsigned int proc_num)
Achin Gupta92712a52015-09-03 14:18:02 +0100419{
420 unsigned int igroup, grpmodr;
421 uintptr_t gicr_base;
422
423 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100424 assert(gicv3_driver_data != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100425
426 /* Ensure the parameters are valid */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100427 assert((id < PENDING_G1S_INTID) || (id >= MIN_LPI_ID));
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000428 assert(proc_num < gicv3_driver_data->rdistif_num);
Achin Gupta92712a52015-09-03 14:18:02 +0100429
430 /* All LPI interrupts are Group 1 non secure */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100431 if (id >= MIN_LPI_ID) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000432 return INTR_GROUP1NS;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100433 }
Achin Gupta92712a52015-09-03 14:18:02 +0100434
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100435 /* Check interrupt ID */
436 if (is_sgi_ppi(id)) {
437 /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */
Andrew F. Davis25a17a22018-08-30 14:30:54 -0500438 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000439 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100440 igroup = gicr_get_igroupr(gicr_base, id);
441 grpmodr = gicr_get_igrpmodr(gicr_base, id);
Achin Gupta92712a52015-09-03 14:18:02 +0100442 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100443 /* SPIs: 32-1019, ESPIs: 4096-5119 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100444 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000445 igroup = gicd_get_igroupr(gicv3_driver_data->gicd_base, id);
446 grpmodr = gicd_get_igrpmodr(gicv3_driver_data->gicd_base, id);
Achin Gupta92712a52015-09-03 14:18:02 +0100447 }
448
449 /*
450 * If the IGROUP bit is set, then it is a Group 1 Non secure
451 * interrupt
452 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100453 if (igroup != 0U) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000454 return INTR_GROUP1NS;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100455 }
Achin Gupta92712a52015-09-03 14:18:02 +0100456
457 /* If the GRPMOD bit is set, then it is a Group 1 Secure interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100458 if (grpmodr != 0U) {
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000459 return INTR_GROUP1S;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100460 }
Achin Gupta92712a52015-09-03 14:18:02 +0100461
462 /* Else it is a Group 0 Secure interrupt */
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000463 return INTR_GROUP0;
Achin Gupta92712a52015-09-03 14:18:02 +0100464}
Soby Mathew327548c2017-07-13 15:19:51 +0100465
466/*****************************************************************************
Soby Mathewf6f1a322017-07-18 16:12:45 +0100467 * Function to save and disable the GIC ITS register context. The power
468 * management of GIC ITS is implementation-defined and this function doesn't
469 * save any memory structures required to support ITS. As the sequence to save
470 * this state is implementation defined, it should be executed in platform
471 * specific code. Calling this function alone and then powering down the GIC and
472 * ITS without implementing the aforementioned platform specific code will
473 * corrupt the ITS state.
474 *
475 * This function must be invoked after the GIC CPU interface is disabled.
476 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100477void gicv3_its_save_disable(uintptr_t gits_base,
478 gicv3_its_ctx_t * const its_ctx)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100479{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100480 unsigned int i;
Soby Mathewf6f1a322017-07-18 16:12:45 +0100481
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100482 assert(gicv3_driver_data != NULL);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100483 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100484 assert(its_ctx != NULL);
485 assert(gits_base != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100486
487 its_ctx->gits_ctlr = gits_read_ctlr(gits_base);
488
489 /* Disable the ITS */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100490 gits_write_ctlr(gits_base, its_ctx->gits_ctlr & ~GITS_CTLR_ENABLED_BIT);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100491
492 /* Wait for quiescent state */
493 gits_wait_for_quiescent_bit(gits_base);
494
495 its_ctx->gits_cbaser = gits_read_cbaser(gits_base);
496 its_ctx->gits_cwriter = gits_read_cwriter(gits_base);
497
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100498 for (i = 0U; i < ARRAY_SIZE(its_ctx->gits_baser); i++) {
Soby Mathewf6f1a322017-07-18 16:12:45 +0100499 its_ctx->gits_baser[i] = gits_read_baser(gits_base, i);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100500 }
Soby Mathewf6f1a322017-07-18 16:12:45 +0100501}
502
503/*****************************************************************************
504 * Function to restore the GIC ITS register context. The power
505 * management of GIC ITS is implementation defined and this function doesn't
506 * restore any memory structures required to support ITS. The assumption is
507 * that these structures are in memory and are retained during system suspend.
508 *
509 * This must be invoked before the GIC CPU interface is enabled.
510 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100511void gicv3_its_restore(uintptr_t gits_base,
512 const gicv3_its_ctx_t * const its_ctx)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100513{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100514 unsigned int i;
Soby Mathewf6f1a322017-07-18 16:12:45 +0100515
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100516 assert(gicv3_driver_data != NULL);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100517 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100518 assert(its_ctx != NULL);
519 assert(gits_base != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100520
521 /* Assert that the GITS is disabled and quiescent */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100522 assert((gits_read_ctlr(gits_base) & GITS_CTLR_ENABLED_BIT) == 0U);
523 assert((gits_read_ctlr(gits_base) & GITS_CTLR_QUIESCENT_BIT) != 0U);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100524
525 gits_write_cbaser(gits_base, its_ctx->gits_cbaser);
526 gits_write_cwriter(gits_base, its_ctx->gits_cwriter);
527
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100528 for (i = 0U; i < ARRAY_SIZE(its_ctx->gits_baser); i++) {
Soby Mathewf6f1a322017-07-18 16:12:45 +0100529 gits_write_baser(gits_base, i, its_ctx->gits_baser[i]);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100530 }
Soby Mathewf6f1a322017-07-18 16:12:45 +0100531
532 /* Restore the ITS CTLR but leave the ITS disabled */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100533 gits_write_ctlr(gits_base, its_ctx->gits_ctlr & ~GITS_CTLR_ENABLED_BIT);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100534}
535
536/*****************************************************************************
Soby Mathew327548c2017-07-13 15:19:51 +0100537 * Function to save the GIC Redistributor register context. This function
538 * must be invoked after CPU interface disable and prior to Distributor save.
539 *****************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100540void gicv3_rdistif_save(unsigned int proc_num,
541 gicv3_redist_ctx_t * const rdist_ctx)
Soby Mathew327548c2017-07-13 15:19:51 +0100542{
543 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100544 unsigned int i, ppi_regs_num, regs_num;
Soby Mathew327548c2017-07-13 15:19:51 +0100545
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100546 assert(gicv3_driver_data != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100547 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100548 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100549 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100550 assert(rdist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100551
552 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
553
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100554#if GIC_EXT_INTID
555 /* Calculate number of PPI registers */
556 ppi_regs_num = (unsigned int)((gicr_read_typer(gicr_base) >>
557 TYPER_PPI_NUM_SHIFT) & TYPER_PPI_NUM_MASK) + 1;
558 /* All other values except PPInum [0-2] are reserved */
559 if (ppi_regs_num > 3U) {
560 ppi_regs_num = 1U;
561 }
562#else
563 ppi_regs_num = 1U;
564#endif
Soby Mathew327548c2017-07-13 15:19:51 +0100565 /*
566 * Wait for any write to GICR_CTLR to complete before trying to save any
567 * state.
568 */
569 gicr_wait_for_pending_write(gicr_base);
570
571 rdist_ctx->gicr_ctlr = gicr_read_ctlr(gicr_base);
572
573 rdist_ctx->gicr_propbaser = gicr_read_propbaser(gicr_base);
574 rdist_ctx->gicr_pendbaser = gicr_read_pendbaser(gicr_base);
575
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100576 /* 32 interrupt IDs per register */
577 for (i = 0U; i < ppi_regs_num; ++i) {
578 SAVE_GICR_REG(gicr_base, rdist_ctx, igroupr, i);
579 SAVE_GICR_REG(gicr_base, rdist_ctx, isenabler, i);
580 SAVE_GICR_REG(gicr_base, rdist_ctx, ispendr, i);
581 SAVE_GICR_REG(gicr_base, rdist_ctx, isactiver, i);
582 SAVE_GICR_REG(gicr_base, rdist_ctx, igrpmodr, i);
Soby Mathew327548c2017-07-13 15:19:51 +0100583 }
584
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100585 /* 16 interrupt IDs per GICR_ICFGR register */
586 regs_num = ppi_regs_num << 1;
587 for (i = 0U; i < regs_num; ++i) {
588 SAVE_GICR_REG(gicr_base, rdist_ctx, icfgr, i);
589 }
590
591 rdist_ctx->gicr_nsacr = gicr_read_nsacr(gicr_base);
592
593 /* 4 interrupt IDs per GICR_IPRIORITYR register */
594 regs_num = ppi_regs_num << 3;
595 for (i = 0U; i < regs_num; ++i) {
Alexei Fedorovc7510c52020-04-07 18:16:18 +0100596 rdist_ctx->gicr_ipriorityr[i] =
597 gicr_ipriorityr_read(gicr_base, i);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100598 }
Soby Mathew327548c2017-07-13 15:19:51 +0100599
600 /*
601 * Call the pre-save hook that implements the IMP DEF sequence that may
602 * be required on some GIC implementations. As this may need to access
603 * the Redistributor registers, we pass it proc_num.
604 */
605 gicv3_distif_pre_save(proc_num);
606}
607
608/*****************************************************************************
609 * Function to restore the GIC Redistributor register context. We disable
610 * LPI and per-cpu interrupts before we start restore of the Redistributor.
611 * This function must be invoked after Distributor restore but prior to
612 * CPU interface enable. The pending and active interrupts are restored
613 * after the interrupts are fully configured and enabled.
614 *****************************************************************************/
615void gicv3_rdistif_init_restore(unsigned int proc_num,
616 const gicv3_redist_ctx_t * const rdist_ctx)
617{
618 uintptr_t gicr_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100619 unsigned int i, ppi_regs_num, regs_num;
Soby Mathew327548c2017-07-13 15:19:51 +0100620
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100621 assert(gicv3_driver_data != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100622 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100623 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100624 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100625 assert(rdist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100626
627 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
628
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100629#if GIC_EXT_INTID
630 /* Calculate number of PPI registers */
631 ppi_regs_num = (unsigned int)((gicr_read_typer(gicr_base) >>
632 TYPER_PPI_NUM_SHIFT) & TYPER_PPI_NUM_MASK) + 1;
633 /* All other values except PPInum [0-2] are reserved */
634 if (ppi_regs_num > 3U) {
635 ppi_regs_num = 1U;
636 }
637#else
638 ppi_regs_num = 1U;
639#endif
Soby Mathew327548c2017-07-13 15:19:51 +0100640 /* Power on redistributor */
641 gicv3_rdistif_on(proc_num);
642
643 /*
644 * Call the post-restore hook that implements the IMP DEF sequence that
645 * may be required on some GIC implementations. As this may need to
646 * access the Redistributor registers, we pass it proc_num.
647 */
648 gicv3_distif_post_restore(proc_num);
649
650 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100651 * Disable all SGIs (imp. def.)/(E)PPIs before configuring them.
652 * This is a more scalable approach as it avoids clearing the enable
653 * bits in the GICD_CTLR.
Soby Mathew327548c2017-07-13 15:19:51 +0100654 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100655 for (i = 0U; i < ppi_regs_num; ++i) {
656 gicr_write_icenabler(gicr_base, i, ~0U);
657 }
658
Soby Mathew327548c2017-07-13 15:19:51 +0100659 /* Wait for pending writes to GICR_ICENABLER */
660 gicr_wait_for_pending_write(gicr_base);
661
662 /*
663 * Disable the LPIs to avoid unpredictable behavior when writing to
664 * GICR_PROPBASER and GICR_PENDBASER.
665 */
666 gicr_write_ctlr(gicr_base,
667 rdist_ctx->gicr_ctlr & ~(GICR_CTLR_EN_LPIS_BIT));
668
669 /* Restore registers' content */
670 gicr_write_propbaser(gicr_base, rdist_ctx->gicr_propbaser);
671 gicr_write_pendbaser(gicr_base, rdist_ctx->gicr_pendbaser);
672
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100673 /* 32 interrupt IDs per register */
674 for (i = 0U; i < ppi_regs_num; ++i) {
675 RESTORE_GICR_REG(gicr_base, rdist_ctx, igroupr, i);
676 RESTORE_GICR_REG(gicr_base, rdist_ctx, igrpmodr, i);
677 }
678
679 /* 4 interrupt IDs per GICR_IPRIORITYR register */
680 regs_num = ppi_regs_num << 3;
681 for (i = 0U; i < regs_num; ++i) {
Alexei Fedorovc7510c52020-04-07 18:16:18 +0100682 gicr_ipriorityr_write(gicr_base, i,
683 rdist_ctx->gicr_ipriorityr[i]);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100684 }
Soby Mathew327548c2017-07-13 15:19:51 +0100685
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100686 /* 16 interrupt IDs per GICR_ICFGR register */
687 regs_num = ppi_regs_num << 1;
688 for (i = 0U; i < regs_num; ++i) {
689 RESTORE_GICR_REG(gicr_base, rdist_ctx, icfgr, i);
Soby Mathew327548c2017-07-13 15:19:51 +0100690 }
691
Soby Mathew327548c2017-07-13 15:19:51 +0100692 gicr_write_nsacr(gicr_base, rdist_ctx->gicr_nsacr);
693
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100694 /* Restore after group and priorities are set.
695 * 32 interrupt IDs per register
696 */
697 for (i = 0U; i < ppi_regs_num; ++i) {
698 RESTORE_GICR_REG(gicr_base, rdist_ctx, ispendr, i);
699 RESTORE_GICR_REG(gicr_base, rdist_ctx, isactiver, i);
700 }
Soby Mathew327548c2017-07-13 15:19:51 +0100701
702 /*
703 * Wait for all writes to the Distributor to complete before enabling
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100704 * the SGI and (E)PPIs.
Soby Mathew327548c2017-07-13 15:19:51 +0100705 */
706 gicr_wait_for_upstream_pending_write(gicr_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100707
708 /* 32 interrupt IDs per GICR_ISENABLER register */
709 for (i = 0U; i < ppi_regs_num; ++i) {
710 RESTORE_GICR_REG(gicr_base, rdist_ctx, isenabler, i);
711 }
Soby Mathew327548c2017-07-13 15:19:51 +0100712
713 /*
714 * Restore GICR_CTLR.Enable_LPIs bit and wait for pending writes in case
715 * the first write to GICR_CTLR was still in flight (this write only
716 * restores GICR_CTLR.Enable_LPIs and no waiting is required for this
717 * bit).
718 */
719 gicr_write_ctlr(gicr_base, rdist_ctx->gicr_ctlr);
720 gicr_wait_for_pending_write(gicr_base);
721}
722
723/*****************************************************************************
724 * Function to save the GIC Distributor register context. This function
725 * must be invoked after CPU interface disable and Redistributor save.
726 *****************************************************************************/
727void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx)
728{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100729 assert(gicv3_driver_data != NULL);
730 assert(gicv3_driver_data->gicd_base != 0U);
Soby Mathew327548c2017-07-13 15:19:51 +0100731 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100732 assert(dist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100733
734 uintptr_t gicd_base = gicv3_driver_data->gicd_base;
Heyi Guo79bc7a72021-01-20 19:05:51 +0800735 unsigned int num_ints = gicv3_get_spi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100736#if GIC_EXT_INTID
Heyi Guo79bc7a72021-01-20 19:05:51 +0800737 unsigned int num_eints = gicv3_get_espi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100738#endif
Heyi Guo79bc7a72021-01-20 19:05:51 +0800739
Soby Mathew327548c2017-07-13 15:19:51 +0100740 /* Wait for pending write to complete */
741 gicd_wait_for_pending_write(gicd_base);
742
743 /* Save the GICD_CTLR */
744 dist_ctx->gicd_ctlr = gicd_read_ctlr(gicd_base);
745
Alexei Fedorov68f26882019-09-13 15:47:13 +0100746 /* Save GICD_IGROUPR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100747 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUP);
748
749 /* Save GICD_IGROUPRE for INTIDs 4096 - 5119 */
750 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igroupr, IGROUP);
Soby Mathew327548c2017-07-13 15:19:51 +0100751
Alexei Fedorov68f26882019-09-13 15:47:13 +0100752 /* Save GICD_ISENABLER for INT_IDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100753 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLE);
754
755 /* Save GICD_ISENABLERE for INT_IDs 4096 - 5119 */
756 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isenabler, ISENABLE);
Soby Mathew327548c2017-07-13 15:19:51 +0100757
Alexei Fedorov68f26882019-09-13 15:47:13 +0100758 /* Save GICD_ISPENDR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100759 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPEND);
760
761 /* Save GICD_ISPENDRE for INTIDs 4096 - 5119 */
762 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ispendr, ISPEND);
Soby Mathew327548c2017-07-13 15:19:51 +0100763
Alexei Fedorov68f26882019-09-13 15:47:13 +0100764 /* Save GICD_ISACTIVER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100765 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVE);
766
767 /* Save GICD_ISACTIVERE for INTIDs 4096 - 5119 */
768 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isactiver, ISACTIVE);
Soby Mathew327548c2017-07-13 15:19:51 +0100769
Alexei Fedorov68f26882019-09-13 15:47:13 +0100770 /* Save GICD_IPRIORITYR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100771 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITY);
772
773 /* Save GICD_IPRIORITYRE for INTIDs 4096 - 5119 */
774 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ipriorityr, IPRIORITY);
Soby Mathew327548c2017-07-13 15:19:51 +0100775
Alexei Fedorov68f26882019-09-13 15:47:13 +0100776 /* Save GICD_ICFGR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100777 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFG);
778
779 /* Save GICD_ICFGRE for INTIDs 4096 - 5119 */
780 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, icfgr, ICFG);
Soby Mathew327548c2017-07-13 15:19:51 +0100781
Alexei Fedorov68f26882019-09-13 15:47:13 +0100782 /* Save GICD_IGRPMODR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100783 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMOD);
784
785 /* Save GICD_IGRPMODRE for INTIDs 4096 - 5119 */
786 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igrpmodr, IGRPMOD);
Soby Mathew327548c2017-07-13 15:19:51 +0100787
Alexei Fedorov68f26882019-09-13 15:47:13 +0100788 /* Save GICD_NSACR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100789 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSAC);
790
791 /* Save GICD_NSACRE for INTIDs 4096 - 5119 */
792 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, nsacr, NSAC);
Soby Mathew327548c2017-07-13 15:19:51 +0100793
Alexei Fedorov68f26882019-09-13 15:47:13 +0100794 /* Save GICD_IROUTER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100795 SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTE);
796
797 /* Save GICD_IROUTERE for INTIDs 4096 - 5119 */
798 SAVE_GICD_EREGS(gicd_base, dist_ctx, num_eints, irouter, IROUTE);
Soby Mathew327548c2017-07-13 15:19:51 +0100799
800 /*
801 * GICD_ITARGETSR<n> and GICD_SPENDSGIR<n> are RAZ/WI when
802 * GICD_CTLR.ARE_(S|NS) bits are set which is the case for our GICv3
803 * driver.
804 */
805}
806
807/*****************************************************************************
808 * Function to restore the GIC Distributor register context. We disable G0, G1S
809 * and G1NS interrupt groups before we start restore of the Distributor. This
810 * function must be invoked prior to Redistributor restore and CPU interface
811 * enable. The pending and active interrupts are restored after the interrupts
812 * are fully configured and enabled.
813 *****************************************************************************/
814void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx)
815{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100816 assert(gicv3_driver_data != NULL);
817 assert(gicv3_driver_data->gicd_base != 0U);
Soby Mathew327548c2017-07-13 15:19:51 +0100818 assert(IS_IN_EL3());
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100819 assert(dist_ctx != NULL);
Soby Mathew327548c2017-07-13 15:19:51 +0100820
821 uintptr_t gicd_base = gicv3_driver_data->gicd_base;
822
823 /*
824 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
825 * the ARE_S bit. The Distributor might generate a system error
826 * otherwise.
827 */
828 gicd_clr_ctlr(gicd_base,
829 CTLR_ENABLE_G0_BIT |
830 CTLR_ENABLE_G1S_BIT |
831 CTLR_ENABLE_G1NS_BIT,
832 RWP_TRUE);
833
834 /* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
835 gicd_set_ctlr(gicd_base, CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);
836
Heyi Guo79bc7a72021-01-20 19:05:51 +0800837 unsigned int num_ints = gicv3_get_spi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100838#if GIC_EXT_INTID
Heyi Guo79bc7a72021-01-20 19:05:51 +0800839 unsigned int num_eints = gicv3_get_espi_limit(gicd_base);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100840#endif
Alexei Fedorov68f26882019-09-13 15:47:13 +0100841 /* Restore GICD_IGROUPR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100842 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUP);
843
844 /* Restore GICD_IGROUPRE for INTIDs 4096 - 5119 */
845 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igroupr, IGROUP);
Soby Mathew327548c2017-07-13 15:19:51 +0100846
Alexei Fedorov68f26882019-09-13 15:47:13 +0100847 /* Restore GICD_IPRIORITYR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100848 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITY);
849
850 /* Restore GICD_IPRIORITYRE for INTIDs 4096 - 5119 */
851 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ipriorityr, IPRIORITY);
Soby Mathew327548c2017-07-13 15:19:51 +0100852
Alexei Fedorov68f26882019-09-13 15:47:13 +0100853 /* Restore GICD_ICFGR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100854 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFG);
855
856 /* Restore GICD_ICFGRE for INTIDs 4096 - 5119 */
857 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, icfgr, ICFG);
Soby Mathew327548c2017-07-13 15:19:51 +0100858
Alexei Fedorov68f26882019-09-13 15:47:13 +0100859 /* Restore GICD_IGRPMODR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100860 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMOD);
861
862 /* Restore GICD_IGRPMODRE for INTIDs 4096 - 5119 */
863 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, igrpmodr, IGRPMOD);
Soby Mathew327548c2017-07-13 15:19:51 +0100864
Alexei Fedorov68f26882019-09-13 15:47:13 +0100865 /* Restore GICD_NSACR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100866 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSAC);
867
868 /* Restore GICD_NSACRE for INTIDs 4096 - 5119 */
869 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, nsacr, NSAC);
Soby Mathew327548c2017-07-13 15:19:51 +0100870
Alexei Fedorov68f26882019-09-13 15:47:13 +0100871 /* Restore GICD_IROUTER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100872 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTE);
873
874 /* Restore GICD_IROUTERE for INTIDs 4096 - 5119 */
875 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, irouter, IROUTE);
Soby Mathew327548c2017-07-13 15:19:51 +0100876
877 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100878 * Restore ISENABLER(E), ISPENDR(E) and ISACTIVER(E) after
879 * the interrupts are configured.
Soby Mathew327548c2017-07-13 15:19:51 +0100880 */
881
Alexei Fedorov68f26882019-09-13 15:47:13 +0100882 /* Restore GICD_ISENABLER for INT_IDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100883 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLE);
884
885 /* Restore GICD_ISENABLERE for INT_IDs 4096 - 5119 */
886 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isenabler, ISENABLE);
Soby Mathew327548c2017-07-13 15:19:51 +0100887
Alexei Fedorov68f26882019-09-13 15:47:13 +0100888 /* Restore GICD_ISPENDR for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100889 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPEND);
890
891 /* Restore GICD_ISPENDRE for INTIDs 4096 - 5119 */
892 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, ispendr, ISPEND);
Soby Mathew327548c2017-07-13 15:19:51 +0100893
Alexei Fedorov68f26882019-09-13 15:47:13 +0100894 /* Restore GICD_ISACTIVER for INTIDs 32 - 1019 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100895 RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVE);
896
897 /* Restore GICD_ISACTIVERE for INTIDs 4096 - 5119 */
898 RESTORE_GICD_EREGS(gicd_base, dist_ctx, num_eints, isactiver, ISACTIVE);
Soby Mathew327548c2017-07-13 15:19:51 +0100899
900 /* Restore the GICD_CTLR */
901 gicd_write_ctlr(gicd_base, dist_ctx->gicd_ctlr);
902 gicd_wait_for_pending_write(gicd_base);
Soby Mathew327548c2017-07-13 15:19:51 +0100903}
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100904
905/*******************************************************************************
906 * This function gets the priority of the interrupt the processor is currently
907 * servicing.
908 ******************************************************************************/
909unsigned int gicv3_get_running_priority(void)
910{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100911 return (unsigned int)read_icc_rpr_el1();
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100912}
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100913
914/*******************************************************************************
915 * This function checks if the interrupt identified by id is active (whether the
916 * state is either active, or active and pending). The proc_num is used if the
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100917 * interrupt is SGI or (E)PPI and programs the corresponding Redistributor
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100918 * interface.
919 ******************************************************************************/
920unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num)
921{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100922 assert(gicv3_driver_data != NULL);
923 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100924 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100925 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100926
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100927 /* Check interrupt ID */
928 if (is_sgi_ppi(id)) {
929 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
930 return gicr_get_isactiver(
931 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100932 }
933
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100934 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
935 return gicd_get_isactiver(gicv3_driver_data->gicd_base, id);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100936}
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100937
938/*******************************************************************************
939 * This function enables the interrupt identified by id. The proc_num
940 * is used if the interrupt is SGI or PPI, and programs the corresponding
941 * Redistributor interface.
942 ******************************************************************************/
943void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num)
944{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100945 assert(gicv3_driver_data != NULL);
946 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100947 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100948 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100949
950 /*
951 * Ensure that any shared variable updates depending on out of band
952 * interrupt trigger are observed before enabling interrupt.
953 */
954 dsbishst();
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100955
956 /* Check interrupt ID */
957 if (is_sgi_ppi(id)) {
958 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
959 gicr_set_isenabler(
960 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100961 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100962 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100963 gicd_set_isenabler(gicv3_driver_data->gicd_base, id);
964 }
965}
966
967/*******************************************************************************
968 * This function disables the interrupt identified by id. The proc_num
969 * is used if the interrupt is SGI or PPI, and programs the corresponding
970 * Redistributor interface.
971 ******************************************************************************/
972void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num)
973{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100974 assert(gicv3_driver_data != NULL);
975 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100976 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100977 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100978
979 /*
980 * Disable interrupt, and ensure that any shared variable updates
981 * depending on out of band interrupt trigger are observed afterwards.
982 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100983
984 /* Check interrupt ID */
985 if (is_sgi_ppi(id)) {
986 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
987 gicr_set_icenabler(
988 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100989
990 /* Write to clear enable requires waiting for pending writes */
991 gicr_wait_for_pending_write(
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100992 gicv3_driver_data->rdistif_base_addrs[proc_num]);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100993 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100994 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100995 gicd_set_icenabler(gicv3_driver_data->gicd_base, id);
996
997 /* Write to clear enable requires waiting for pending writes */
998 gicd_wait_for_pending_write(gicv3_driver_data->gicd_base);
999 }
1000
1001 dsbishst();
1002}
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001003
1004/*******************************************************************************
1005 * This function sets the interrupt priority as supplied for the given interrupt
1006 * id.
1007 ******************************************************************************/
1008void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num,
1009 unsigned int priority)
1010{
1011 uintptr_t gicr_base;
1012
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001013 assert(gicv3_driver_data != NULL);
1014 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001015 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001016 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001017
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001018 /* Check interrupt ID */
1019 if (is_sgi_ppi(id)) {
1020 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001021 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
1022 gicr_set_ipriorityr(gicr_base, id, priority);
1023 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001024 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +01001025 gicd_set_ipriorityr(gicv3_driver_data->gicd_base, id, priority);
1026 }
1027}
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001028
1029/*******************************************************************************
1030 * This function assigns group for the interrupt identified by id. The proc_num
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001031 * is used if the interrupt is SGI or (E)PPI, and programs the corresponding
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001032 * Redistributor interface. The group can be any of GICV3_INTR_GROUP*
1033 ******************************************************************************/
1034void gicv3_set_interrupt_type(unsigned int id, unsigned int proc_num,
1035 unsigned int type)
1036{
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001037 bool igroup = false, grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001038 uintptr_t gicr_base;
1039
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001040 assert(gicv3_driver_data != NULL);
1041 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001042 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001043 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001044
1045 switch (type) {
1046 case INTR_GROUP1S:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001047 igroup = false;
1048 grpmod = true;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001049 break;
1050 case INTR_GROUP0:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001051 igroup = false;
1052 grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001053 break;
1054 case INTR_GROUP1NS:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001055 igroup = true;
1056 grpmod = false;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001057 break;
1058 default:
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001059 assert(false);
Jonathan Wright39b42212018-03-13 15:24:29 +00001060 break;
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001061 }
1062
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001063 /* Check interrupt ID */
1064 if (is_sgi_ppi(id)) {
1065 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001066 gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001067
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001068 igroup ? gicr_set_igroupr(gicr_base, id) :
1069 gicr_clr_igroupr(gicr_base, id);
1070 grpmod ? gicr_set_igrpmodr(gicr_base, id) :
1071 gicr_clr_igrpmodr(gicr_base, id);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001072 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001073 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
1074
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001075 /* Serialize read-modify-write to Distributor registers */
1076 spin_lock(&gic_lock);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001077
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001078 igroup ? gicd_set_igroupr(gicv3_driver_data->gicd_base, id) :
1079 gicd_clr_igroupr(gicv3_driver_data->gicd_base, id);
1080 grpmod ? gicd_set_igrpmodr(gicv3_driver_data->gicd_base, id) :
1081 gicd_clr_igrpmodr(gicv3_driver_data->gicd_base, id);
1082
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +01001083 spin_unlock(&gic_lock);
1084 }
1085}
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001086
1087/*******************************************************************************
1088 * This function raises the specified Secure Group 0 SGI.
1089 *
1090 * The target parameter must be a valid MPIDR in the system.
1091 ******************************************************************************/
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001092void gicv3_raise_secure_g0_sgi(unsigned int sgi_num, u_register_t target)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001093{
1094 unsigned int tgt, aff3, aff2, aff1, aff0;
1095 uint64_t sgi_val;
1096
1097 /* Verify interrupt number is in the SGI range */
1098 assert((sgi_num >= MIN_SGI_ID) && (sgi_num < MIN_PPI_ID));
1099
1100 /* Extract affinity fields from target */
1101 aff0 = MPIDR_AFFLVL0_VAL(target);
1102 aff1 = MPIDR_AFFLVL1_VAL(target);
1103 aff2 = MPIDR_AFFLVL2_VAL(target);
1104 aff3 = MPIDR_AFFLVL3_VAL(target);
1105
1106 /*
1107 * Make target list from affinity 0, and ensure GICv3 SGI can target
1108 * this PE.
1109 */
1110 assert(aff0 < GICV3_MAX_SGI_TARGETS);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001111 tgt = BIT_32(aff0);
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +01001112
1113 /* Raise SGI to PE specified by its affinity */
1114 sgi_val = GICV3_SGIR_VALUE(aff3, aff2, aff1, sgi_num, SGIR_IRM_TO_AFF,
1115 tgt);
1116
1117 /*
1118 * Ensure that any shared variable updates depending on out of band
1119 * interrupt trigger are observed before raising SGI.
1120 */
1121 dsbishst();
1122 write_icc_sgi0r_el1(sgi_val);
1123 isb();
1124}
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001125
1126/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001127 * This function sets the interrupt routing for the given (E)SPI interrupt id.
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001128 * The interrupt routing is specified in routing mode and mpidr.
1129 *
1130 * The routing mode can be either of:
1131 * - GICV3_IRM_ANY
1132 * - GICV3_IRM_PE
1133 *
1134 * The mpidr is the affinity of the PE to which the interrupt will be routed,
1135 * and is ignored for routing mode GICV3_IRM_ANY.
1136 ******************************************************************************/
1137void gicv3_set_spi_routing(unsigned int id, unsigned int irm, u_register_t mpidr)
1138{
1139 unsigned long long aff;
1140 uint64_t router;
1141
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001142 assert(gicv3_driver_data != NULL);
1143 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001144
1145 assert((irm == GICV3_IRM_ANY) || (irm == GICV3_IRM_PE));
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001146
1147 assert(IS_SPI(id));
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001148
1149 aff = gicd_irouter_val_from_mpidr(mpidr, irm);
1150 gicd_write_irouter(gicv3_driver_data->gicd_base, id, aff);
1151
1152 /*
1153 * In implementations that do not require 1 of N distribution of SPIs,
1154 * IRM might be RAZ/WI. Read back and verify IRM bit.
1155 */
1156 if (irm == GICV3_IRM_ANY) {
1157 router = gicd_read_irouter(gicv3_driver_data->gicd_base, id);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001158 if (((router >> IROUTER_IRM_SHIFT) & IROUTER_IRM_MASK) == 0U) {
Jeenu Viswambharandce70b32017-09-22 08:32:09 +01001159 ERROR("GICv3 implementation doesn't support routing ANY\n");
1160 panic();
1161 }
1162 }
1163}
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001164
1165/*******************************************************************************
1166 * This function clears the pending status of an interrupt identified by id.
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001167 * The proc_num is used if the interrupt is SGI or (E)PPI, and programs the
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001168 * corresponding Redistributor interface.
1169 ******************************************************************************/
1170void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num)
1171{
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001172 assert(gicv3_driver_data != NULL);
1173 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001174 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001175 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001176
1177 /*
1178 * Clear pending interrupt, and ensure that any shared variable updates
1179 * depending on out of band interrupt trigger are observed afterwards.
1180 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001181
1182 /* Check interrupt ID */
1183 if (is_sgi_ppi(id)) {
1184 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
1185 gicr_set_icpendr(
1186 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001187 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001188 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001189 gicd_set_icpendr(gicv3_driver_data->gicd_base, id);
1190 }
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001191
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001192 dsbishst();
1193}
1194
1195/*******************************************************************************
1196 * This function sets the pending status of an interrupt identified by id.
1197 * The proc_num is used if the interrupt is SGI or PPI and programs the
1198 * corresponding Redistributor interface.
1199 ******************************************************************************/
1200void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num)
1201{
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001202 assert(gicv3_driver_data != NULL);
1203 assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001204 assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diazca994e72018-08-21 10:02:33 +01001205 assert(gicv3_driver_data->rdistif_base_addrs != NULL);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001206
1207 /*
1208 * Ensure that any shared variable updates depending on out of band
1209 * interrupt trigger are observed before setting interrupt pending.
1210 */
1211 dsbishst();
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001212
1213 /* Check interrupt ID */
1214 if (is_sgi_ppi(id)) {
1215 /* For SGIs: 0-15, PPIs: 16-31 and EPPIs: 1056-1119 */
1216 gicr_set_ispendr(
1217 gicv3_driver_data->rdistif_base_addrs[proc_num], id);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001218 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001219 /* For SPIs: 32-1019 and ESPIs: 4096-5119 */
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +01001220 gicd_set_ispendr(gicv3_driver_data->gicd_base, id);
1221 }
1222}
Jeenu Viswambharan62505072017-09-22 08:32:09 +01001223
1224/*******************************************************************************
1225 * This function sets the PMR register with the supplied value. Returns the
1226 * original PMR.
1227 ******************************************************************************/
1228unsigned int gicv3_set_pmr(unsigned int mask)
1229{
1230 unsigned int old_mask;
1231
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001232 old_mask = (unsigned int)read_icc_pmr_el1();
Jeenu Viswambharan62505072017-09-22 08:32:09 +01001233
1234 /*
1235 * Order memory updates w.r.t. PMR write, and ensure they're visible
1236 * before potential out of band interrupt trigger because of PMR update.
1237 * PMR system register writes are self-synchronizing, so no ISB required
1238 * thereafter.
1239 */
1240 dsbishst();
1241 write_icc_pmr_el1(mask);
1242
1243 return old_mask;
1244}
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001245
1246/*******************************************************************************
1247 * This function delegates the responsibility of discovering the corresponding
1248 * Redistributor frames to each CPU itself. It is a modified version of
1249 * gicv3_rdistif_base_addrs_probe() and is executed by each CPU in the platform
1250 * unlike the previous way in which only the Primary CPU did the discovery of
1251 * all the Redistributor frames for every CPU. It also handles the scenario in
1252 * which the frames of various CPUs are not contiguous in physical memory.
1253 ******************************************************************************/
1254int gicv3_rdistif_probe(const uintptr_t gicr_frame)
1255{
Heyi Guo3a579ae2020-05-19 11:50:40 +08001256 u_register_t mpidr, mpidr_self;
1257 unsigned int proc_num;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001258 uint64_t typer_val;
1259 uintptr_t rdistif_base;
1260 bool gicr_frame_found = false;
1261
1262 assert(gicv3_driver_data->gicr_base == 0U);
1263
1264 /* Ensure this function is called with Data Cache enabled */
1265#ifndef __aarch64__
1266 assert((read_sctlr() & SCTLR_C_BIT) != 0U);
1267#else
1268 assert((read_sctlr_el3() & SCTLR_C_BIT) != 0U);
1269#endif /* !__aarch64__ */
1270
Heyi Guo3a579ae2020-05-19 11:50:40 +08001271 mpidr_self = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001272 rdistif_base = gicr_frame;
1273 do {
1274 typer_val = gicr_read_typer(rdistif_base);
Heyi Guo3a579ae2020-05-19 11:50:40 +08001275 mpidr = mpidr_from_gicr_typer(typer_val);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001276 if (gicv3_driver_data->mpidr_to_core_pos != NULL) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001277 proc_num = gicv3_driver_data->mpidr_to_core_pos(mpidr);
1278 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001279 proc_num = (unsigned int)(typer_val >>
1280 TYPER_PROC_NUM_SHIFT) & TYPER_PROC_NUM_MASK;
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001281 }
Heyi Guo3a579ae2020-05-19 11:50:40 +08001282 if (mpidr == mpidr_self) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001283 /* The base address doesn't need to be initialized on
1284 * every warm boot.
1285 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001286 if (gicv3_driver_data->rdistif_base_addrs[proc_num]
1287 != 0U) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001288 return 0;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001289 }
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001290 gicv3_driver_data->rdistif_base_addrs[proc_num] =
1291 rdistif_base;
1292 gicr_frame_found = true;
1293 break;
1294 }
Andre Przywaraf70f4b92021-05-18 15:51:06 +01001295 rdistif_base += gicv3_redist_size(typer_val);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001296 } while ((typer_val & TYPER_LAST_BIT) == 0U);
1297
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001298 if (!gicr_frame_found) {
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001299 return -1;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001300 }
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -05001301
1302 /*
1303 * Flush the driver data to ensure coherency. This is
1304 * not required if platform has HW_ASSISTED_COHERENCY
1305 * enabled.
1306 */
1307#if !HW_ASSISTED_COHERENCY
1308 /*
1309 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
1310 */
1311 flush_dcache_range((uintptr_t)&(gicv3_driver_data->rdistif_base_addrs[proc_num]),
1312 sizeof(*(gicv3_driver_data->rdistif_base_addrs)));
1313#endif
1314 return 0; /* Found matching GICR frame */
1315}
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001316
1317/******************************************************************************
1318 * This function checks the interrupt ID and returns true for SGIs and (E)PPIs
1319 * and false for (E)SPIs IDs.
1320 *****************************************************************************/
1321static bool is_sgi_ppi(unsigned int id)
1322{
1323 /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */
1324 if (IS_SGI_PPI(id)) {
1325 return true;
1326 }
1327
1328 /* SPIs: 32-1019, ESPIs: 4096-5119 */
1329 if (IS_SPI(id)) {
1330 return false;
1331 }
1332
1333 assert(false);
1334 panic();
1335}