Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 1 | # |
Alexei Fedorov | 2f13d6c | 2020-02-21 10:17:26 +0000 | [diff] [blame] | 2 | # Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 3 | # |
| 4 | # SPDX-License-Identifier: BSD-3-Clause |
| 5 | # |
| 6 | |
| 7 | # We don't use BL1 or BL2, so BL31 is the first image to execute |
| 8 | RESET_TO_BL31 := 1 |
| 9 | # Only one core starts up at first |
| 10 | COLD_BOOT_SINGLE_CPU := 1 |
| 11 | # We can choose where a core starts executing |
| 12 | PROGRAMMABLE_RESET_ADDRESS:= 1 |
| 13 | |
Nishanth Menon | b7a47ae | 2020-12-10 22:17:58 -0600 | [diff] [blame] | 14 | # ARM coherency is managed in hardware |
Andrew F. Davis | f86a5de | 2019-04-25 14:02:33 -0400 | [diff] [blame] | 15 | WARMBOOT_ENABLE_DCACHE_EARLY := 1 |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 16 | |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 17 | # A53 erratum for SoC. (enable them all) |
| 18 | ERRATA_A53_826319 := 1 |
| 19 | ERRATA_A53_835769 := 1 |
| 20 | ERRATA_A53_836870 := 1 |
| 21 | ERRATA_A53_843419 := 1 |
| 22 | ERRATA_A53_855873 := 1 |
Nishanth Menon | 3a285f0 | 2020-12-10 16:49:42 -0600 | [diff] [blame] | 23 | ERRATA_A53_1530924 := 1 |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 24 | |
Nishanth Menon | 4f9ef16 | 2018-06-22 06:36:29 -0500 | [diff] [blame] | 25 | # A72 Erratum for SoC |
| 26 | ERRATA_A72_859971 := 1 |
Nishanth Menon | b4251f1 | 2020-12-10 16:57:35 -0600 | [diff] [blame] | 27 | ERRATA_A72_1319367 := 1 |
Nishanth Menon | 4f9ef16 | 2018-06-22 06:36:29 -0500 | [diff] [blame] | 28 | |
Andrew F. Davis | 8d19f1c | 2019-05-14 15:38:11 -0500 | [diff] [blame] | 29 | CRASH_REPORTING := 1 |
| 30 | HANDLE_EA_EL3_FIRST := 1 |
| 31 | |
Andrew F. Davis | 26e8912 | 2019-01-22 14:16:03 -0600 | [diff] [blame] | 32 | # Split out RO data into a non-executable section |
| 33 | SEPARATE_CODE_AND_RODATA := 1 |
| 34 | |
Andrew F. Davis | 4ab7e01 | 2019-01-04 16:04:01 -0600 | [diff] [blame] | 35 | # Generate a Position Independent Executable |
| 36 | ENABLE_PIE := 1 |
| 37 | |
Nishanth Menon | ce97604 | 2016-10-14 01:13:44 +0000 | [diff] [blame] | 38 | TI_16550_MDR_QUIRK := 1 |
| 39 | $(eval $(call add_define,TI_16550_MDR_QUIRK)) |
| 40 | |
Jan Kiszka | b99c078 | 2020-05-20 07:35:48 +0200 | [diff] [blame] | 41 | K3_USART := 0 |
| 42 | $(eval $(call add_define,K3_USART)) |
| 43 | |
Andreas Dannenberg | 5e6d140 | 2019-01-14 13:20:15 -0600 | [diff] [blame] | 44 | # Allow customizing the UART baud rate |
| 45 | K3_USART_BAUD := 115200 |
| 46 | $(eval $(call add_define,K3_USART_BAUD)) |
| 47 | |
Nishanth Menon | 3ed1b28 | 2016-10-14 01:13:45 +0000 | [diff] [blame] | 48 | # Libraries |
| 49 | include lib/xlat_tables_v2/xlat_tables.mk |
| 50 | |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 51 | PLAT_INCLUDES += \ |
| 52 | -I${PLAT_PATH}/include \ |
Andrew F. Davis | 537d3ff | 2018-05-04 19:06:08 +0000 | [diff] [blame] | 53 | -I${PLAT_PATH}/common/drivers/sec_proxy \ |
Andrew F. Davis | a513b2a | 2018-05-04 19:06:09 +0000 | [diff] [blame] | 54 | -I${PLAT_PATH}/common/drivers/ti_sci \ |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 55 | |
Nishanth Menon | ce97604 | 2016-10-14 01:13:44 +0000 | [diff] [blame] | 56 | K3_CONSOLE_SOURCES += \ |
Nishanth Menon | ce97604 | 2016-10-14 01:13:44 +0000 | [diff] [blame] | 57 | drivers/ti/uart/aarch64/16550_console.S \ |
| 58 | ${PLAT_PATH}/common/k3_console.c \ |
| 59 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 60 | # Include GICv3 driver files |
| 61 | include drivers/arm/gic/v3/gicv3.mk |
| 62 | |
Nishanth Menon | f97ad37 | 2016-10-14 01:13:49 +0000 | [diff] [blame] | 63 | K3_GIC_SOURCES += \ |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 64 | ${GICV3_SOURCES} \ |
Nishanth Menon | f97ad37 | 2016-10-14 01:13:49 +0000 | [diff] [blame] | 65 | plat/common/plat_gicv3.c \ |
| 66 | ${PLAT_PATH}/common/k3_gicv3.c \ |
| 67 | |
Benjamin Fair | a42b61b | 2016-10-14 01:13:46 +0000 | [diff] [blame] | 68 | K3_PSCI_SOURCES += \ |
| 69 | plat/common/plat_psci_common.c \ |
| 70 | ${PLAT_PATH}/common/k3_psci.c \ |
| 71 | |
Andrew F. Davis | 537d3ff | 2018-05-04 19:06:08 +0000 | [diff] [blame] | 72 | K3_SEC_PROXY_SOURCES += \ |
| 73 | ${PLAT_PATH}/common/drivers/sec_proxy/sec_proxy.c \ |
| 74 | |
Andrew F. Davis | a513b2a | 2018-05-04 19:06:09 +0000 | [diff] [blame] | 75 | K3_TI_SCI_SOURCES += \ |
| 76 | ${PLAT_PATH}/common/drivers/ti_sci/ti_sci.c \ |
| 77 | |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 78 | PLAT_BL_COMMON_SOURCES += \ |
| 79 | lib/cpus/aarch64/cortex_a53.S \ |
Nishanth Menon | 4f9ef16 | 2018-06-22 06:36:29 -0500 | [diff] [blame] | 80 | lib/cpus/aarch64/cortex_a72.S \ |
Nishanth Menon | 3ed1b28 | 2016-10-14 01:13:45 +0000 | [diff] [blame] | 81 | ${XLAT_TABLES_LIB_SRCS} \ |
Nishanth Menon | ce97604 | 2016-10-14 01:13:44 +0000 | [diff] [blame] | 82 | ${K3_CONSOLE_SOURCES} \ |
Nishanth Menon | 0192f89 | 2016-10-14 01:13:34 +0000 | [diff] [blame] | 83 | |
| 84 | BL31_SOURCES += \ |
| 85 | ${PLAT_PATH}/common/k3_bl31_setup.c \ |
Benjamin Fair | f807a34 | 2016-10-18 14:32:06 -0500 | [diff] [blame] | 86 | ${PLAT_PATH}/common/k3_helpers.S \ |
Benjamin Fair | 42eea87 | 2016-10-14 01:13:47 +0000 | [diff] [blame] | 87 | ${PLAT_PATH}/common/k3_topology.c \ |
Nishanth Menon | f97ad37 | 2016-10-14 01:13:49 +0000 | [diff] [blame] | 88 | ${K3_GIC_SOURCES} \ |
Benjamin Fair | a42b61b | 2016-10-14 01:13:46 +0000 | [diff] [blame] | 89 | ${K3_PSCI_SOURCES} \ |
Andrew F. Davis | 537d3ff | 2018-05-04 19:06:08 +0000 | [diff] [blame] | 90 | ${K3_SEC_PROXY_SOURCES} \ |
Andrew F. Davis | a513b2a | 2018-05-04 19:06:09 +0000 | [diff] [blame] | 91 | ${K3_TI_SCI_SOURCES} \ |