blob: 2aadbfd5c9f4f7993053076475b7cd3388eeedfd [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Boyan Karatotevf1078662024-09-30 13:15:25 +01002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathew991d42c2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/context_mgmt.h>
16#include <lib/el3_runtime/cpu_data.h>
17#include <lib/el3_runtime/pubsub_events.h>
18#include <lib/pmf/pmf.h>
19#include <lib/runtime_instr.h>
20#include <plat/common/platform.h>
21
Soby Mathew991d42c2015-06-29 16:30:12 +010022#include "psci_private.h"
23
Soby Mathew991d42c2015-06-29 16:30:12 +010024/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010025 * This function does generic and platform specific operations after a wake-up
26 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010027 ******************************************************************************/
Boyan Karatotevf1078662024-09-30 13:15:25 +010028static void psci_cpu_suspend_to_standby_finish(unsigned int cpu_idx,
29 unsigned int end_pwrlvl,
30 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010031{
Achin Gupta9b2bf252016-06-28 16:46:15 +010032 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010033 * Plat. management: Allow the platform to do operations
34 * on waking up from retention.
35 */
Boyan Karatotevf1078662024-09-30 13:15:25 +010036 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010037
Boyan Karatotevd8dfe512024-09-30 11:31:55 +010038 /* This loses its meaning when not suspending, reset so it's correct for OFF */
39 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +010040}
41
42/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010043 * This function does generic and platform specific suspend to power down
44 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010045 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010046static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010047 const entry_point_info_t *ep,
48 const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010049{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010050 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
51
Dimitris Papastamosd1a18412017-11-28 15:16:00 +000052 PUBLISH_EVENT(psci_suspend_pwrdown_start);
53
Wing Li2c556f32022-09-14 13:18:17 -070054#if PSCI_OS_INIT_MODE
55#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
56 end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
57#else
58 end_pwrlvl = PLAT_MAX_PWR_LVL;
59#endif
60#endif
61
Soby Mathew85dbf5a2015-04-07 12:16:56 +010062 /* Save PSCI target power level for the suspend finisher handler */
63 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010064
Soby Mathew85dbf5a2015-04-07 12:16:56 +010065 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000066 * Flush the target power level as it might be accessed on power up with
Soby Mathew85dbf5a2015-04-07 12:16:56 +010067 * Data cache disabled.
68 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000069 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010070
Soby Mathew85dbf5a2015-04-07 12:16:56 +010071 /*
72 * Call the cpu suspend handler registered by the Secure Payload
73 * Dispatcher to let it do any book-keeping. If the handler encounters an
74 * error, it's expected to assert within
75 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010076 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010077 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010078
Varun Wadekarae87f4b2017-07-10 16:02:05 -070079#if !HW_ASSISTED_COHERENCY
80 /*
81 * Plat. management: Allow the platform to perform any early
82 * actions required to power down the CPU. This might be useful for
83 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
84 * actions with data caches enabled.
85 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010086 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekarae87f4b2017-07-10 16:02:05 -070087 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
88#endif
89
Soby Mathew85dbf5a2015-04-07 12:16:56 +010090 /*
91 * Store the re-entry information for the non-secure world.
92 */
93 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +010094
Soby Mathew85dbf5a2015-04-07 12:16:56 +010095 /*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000096 * Arch. management. Initiate power down sequence.
Soby Mathew85dbf5a2015-04-07 12:16:56 +010097 * TODO : Introduce a mechanism to query the cache level to flush
98 * and the cpu-ops power down to perform from the platform.
99 */
Pranav Madhuc1e61d02022-07-22 23:11:16 +0530100 psci_pwrdown_cpu(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100101}
102
103/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100104 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100105 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100106 * at higher levels until the target power level will be suspended as well. It
107 * coordinates with the platform to negotiate the target state for each of
108 * the power domain level till the target power domain level. It then performs
109 * generic, architectural, platform setup and state management required to
110 * suspend that power domain level and power domain levels below it.
111 * e.g. For a cpu that's to be suspended, it could mean programming the
112 * power controller whereas for a cluster that's to be suspended, it will call
113 * the platform specific code which will disable coherency at the interconnect
114 * level if the cpu is the last in the cluster and also the program the power
115 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100116 *
117 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100118 * the state transition has been done, no further error is expected and it is
119 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100120 ******************************************************************************/
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000121int psci_cpu_suspend_start(unsigned int idx,
122 const entry_point_info_t *ep,
Wing Li2c556f32022-09-14 13:18:17 -0700123 unsigned int end_pwrlvl,
124 psci_power_state_t *state_info,
125 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100126{
Wing Li2c556f32022-09-14 13:18:17 -0700127 int rc = PSCI_E_SUCCESS;
128 bool skip_wfi = false;
Andrew F. Davis74e89782019-06-04 10:46:54 -0400129 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Soby Mathew991d42c2015-06-29 16:30:12 +0100130
131 /*
132 * This function must only be called on platforms where the
133 * CPU_SUSPEND platform hooks have been implemented.
134 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100135 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
136 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathew991d42c2015-06-29 16:30:12 +0100137
Andrew F. Davis74e89782019-06-04 10:46:54 -0400138 /* Get the parent nodes */
139 psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
140
Soby Mathew991d42c2015-06-29 16:30:12 +0100141 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100142 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100143 * level so that by the time all locks are taken, the system topology
144 * is snapshot and state management can be done safely.
145 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400146 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathew991d42c2015-06-29 16:30:12 +0100147
148 /*
149 * We check if there are any pending interrupts after the delay
150 * introduced by lock contention to increase the chances of early
151 * detection that a wake-up interrupt has fired.
152 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100153 if (read_isr_el1() != 0U) {
Wing Li2c556f32022-09-14 13:18:17 -0700154 skip_wfi = true;
Soby Mathew991d42c2015-06-29 16:30:12 +0100155 goto exit;
156 }
157
Wing Li2c556f32022-09-14 13:18:17 -0700158#if PSCI_OS_INIT_MODE
159 if (psci_suspend_mode == OS_INIT) {
160 /*
161 * This function validates the requested state info for
162 * OS-initiated mode.
163 */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000164 rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info);
Wing Li2c556f32022-09-14 13:18:17 -0700165 if (rc != PSCI_E_SUCCESS) {
166 skip_wfi = true;
167 goto exit;
168 }
169 } else {
170#endif
171 /*
172 * This function is passed the requested state info and
173 * it returns the negotiated state info for each power level upto
174 * the end level specified.
175 */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000176 psci_do_state_coordination(idx, end_pwrlvl, state_info);
Wing Li2c556f32022-09-14 13:18:17 -0700177#if PSCI_OS_INIT_MODE
178 }
179#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100180
Wing Lic0dc6392023-05-04 08:31:19 -0700181#if PSCI_OS_INIT_MODE
182 if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
183 rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
184 if (rc != PSCI_E_SUCCESS) {
185 skip_wfi = true;
186 goto exit;
187 }
188 }
189#endif
190
191 /* Update the target state in the power domain nodes */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000192 psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info);
Wing Lic0dc6392023-05-04 08:31:19 -0700193
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100194#if ENABLE_PSCI_STAT
195 /* Update the last cpu for each level till end_pwrlvl */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000196 psci_stats_update_pwr_down(idx, end_pwrlvl, state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100197#endif
198
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100199 if (is_power_down_state != 0U)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100200 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100201
Soby Mathew6b8b3022015-06-30 11:00:24 +0100202 /*
203 * Plat. management: Allow the platform to perform the
204 * necessary actions to turn off this cpu e.g. set the
205 * platform defined mailbox with the psci entrypoint,
206 * program the power controller etc.
207 */
Wing Li2c556f32022-09-14 13:18:17 -0700208
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100209 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100210
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100211#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000212 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100213#endif
214
Soby Mathew991d42c2015-06-29 16:30:12 +0100215exit:
216 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100217 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100218 * reverse order to which they were acquired.
219 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400220 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
221
Wing Li2c556f32022-09-14 13:18:17 -0700222 if (skip_wfi) {
223 return rc;
224 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100225
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100226 if (is_power_down_state != 0U) {
dp-arm3cac7862016-09-19 11:18:44 +0100227#if ENABLE_RUNTIME_INSTRUMENTATION
228
229 /*
230 * Update the timestamp with cache off. We assume this
231 * timestamp can only be read from the current CPU and the
232 * timestamp cache line will be flushed before return to
233 * normal world on wakeup.
234 */
235 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
236 RT_INSTR_ENTER_HW_LOW_PWR,
237 PMF_NO_CACHE_MAINT);
238#endif
239
Soby Mathew6a816412016-04-27 14:46:28 +0100240 /* The function calls below must not return */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100241 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL)
Soby Mathew6a816412016-04-27 14:46:28 +0100242 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
243 else
244 psci_power_down_wfi();
245 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100246
dp-arm3cac7862016-09-19 11:18:44 +0100247#if ENABLE_RUNTIME_INSTRUMENTATION
248 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
249 RT_INSTR_ENTER_HW_LOW_PWR,
250 PMF_NO_CACHE_MAINT);
251#endif
252
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100253 /*
254 * We will reach here if only retention/standby states have been
255 * requested at multiple power levels. This means that the cpu
256 * context will be preserved.
257 */
258 wfi();
259
dp-arm3cac7862016-09-19 11:18:44 +0100260#if ENABLE_RUNTIME_INSTRUMENTATION
261 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
262 RT_INSTR_EXIT_HW_LOW_PWR,
263 PMF_NO_CACHE_MAINT);
264#endif
265
Boyan Karatotevf1078662024-09-30 13:15:25 +0100266 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
267 /*
268 * Find out which retention states this CPU has exited from until the
269 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
270 * state as a result of state coordination amongst other CPUs post wfi.
271 */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000272 psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info);
Boyan Karatotevf1078662024-09-30 13:15:25 +0100273
274#if ENABLE_PSCI_STAT
275 plat_psci_stat_accounting_stop(state_info);
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000276 psci_stats_update_pwr_up(idx, end_pwrlvl, state_info);
Boyan Karatotevf1078662024-09-30 13:15:25 +0100277#endif
278
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100279 /*
280 * After we wake up from context retaining suspend, call the
281 * context retaining suspend finisher.
282 */
Boyan Karatotevf1078662024-09-30 13:15:25 +0100283 psci_cpu_suspend_to_standby_finish(idx, end_pwrlvl, state_info);
284
285 /*
286 * Set the requested and target state of this CPU and all the higher
287 * power domain levels for this CPU to run.
288 */
Boyan Karatotevaa46ccd2024-11-06 16:26:15 +0000289 psci_set_pwr_domains_to_run(idx, end_pwrlvl);
Boyan Karatotevf1078662024-09-30 13:15:25 +0100290
291 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Wing Li2c556f32022-09-14 13:18:17 -0700292
293 return rc;
Soby Mathew991d42c2015-06-29 16:30:12 +0100294}
295
296/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100297 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100298 * are called by the common finisher routine in psci_common.c. The `state_info`
299 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100300 ******************************************************************************/
Boyan Karatotevf1078662024-09-30 13:15:25 +0100301void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100302{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100303 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100304 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100305
Soby Mathew991d42c2015-06-29 16:30:12 +0100306 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100307 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
308 (is_local_state_off(
309 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathew991d42c2015-06-29 16:30:12 +0100310
311 /*
312 * Plat. management: Perform the platform specific actions
313 * before we change the state of the cpu e.g. enabling the
314 * gic or zeroing the mailbox register. If anything goes
315 * wrong then assert as there is no way to recover from this
316 * situation.
317 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100318 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100319
Soby Mathew043fe9c2017-04-10 22:35:42 +0100320#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000321 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathew991d42c2015-06-29 16:30:12 +0100322 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000323#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100324
325 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100326 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100327 write_cntfrq_el0(counter_freq);
328
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100329#if ENABLE_PAUTH
330 /* Store APIAKey_EL1 key */
331 set_cpu_data(apiakey[0], read_apiakeylo_el1());
332 set_cpu_data(apiakey[1], read_apiakeyhi_el1());
333#endif /* ENABLE_PAUTH */
334
Soby Mathew991d42c2015-06-29 16:30:12 +0100335 /*
336 * Call the cpu suspend finish handler registered by the Secure Payload
337 * Dispatcher to let it do any bookeeping. If the handler encounters an
338 * error, it's expected to assert within
339 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100340 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100341 max_off_lvl = psci_find_max_off_lvl(state_info);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100342 assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100343 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100344 }
345
Boyan Karatotevd8dfe512024-09-30 11:31:55 +0100346 /* This loses its meaning when not suspending, reset so it's correct for OFF */
347 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100348
Dimitris Papastamosd1a18412017-11-28 15:16:00 +0000349 PUBLISH_EVENT(psci_suspend_pwrdown_finish);
Soby Mathew991d42c2015-06-29 16:30:12 +0100350}