blob: 30046667203ace2575020a34f31717e5fcfe0556 [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Boyan Karatotevd8dfe512024-09-30 11:31:55 +01002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathew991d42c2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/context_mgmt.h>
16#include <lib/el3_runtime/cpu_data.h>
17#include <lib/el3_runtime/pubsub_events.h>
18#include <lib/pmf/pmf.h>
19#include <lib/runtime_instr.h>
20#include <plat/common/platform.h>
21
Soby Mathew991d42c2015-06-29 16:30:12 +010022#include "psci_private.h"
23
Soby Mathew991d42c2015-06-29 16:30:12 +010024/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010025 * This function does generic and platform specific operations after a wake-up
26 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010027 ******************************************************************************/
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060028static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010029 unsigned int end_pwrlvl)
Soby Mathew991d42c2015-06-29 16:30:12 +010030{
Andrew F. Davis74e89782019-06-04 10:46:54 -040031 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Achin Gupta9b2bf252016-06-28 16:46:15 +010032 psci_power_state_t state_info;
33
Andrew F. Davis74e89782019-06-04 10:46:54 -040034 /* Get the parent nodes */
35 psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
36
37 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathew991d42c2015-06-29 16:30:12 +010038
Soby Mathew85dbf5a2015-04-07 12:16:56 +010039 /*
Achin Gupta9b2bf252016-06-28 16:46:15 +010040 * Find out which retention states this CPU has exited from until the
41 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
42 * state as a result of state coordination amongst other CPUs post wfi.
43 */
44 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
45
Soby Mathew8336f682017-10-16 15:19:31 +010046#if ENABLE_PSCI_STAT
47 plat_psci_stat_accounting_stop(&state_info);
48 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
49#endif
50
Achin Gupta9b2bf252016-06-28 16:46:15 +010051 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010052 * Plat. management: Allow the platform to do operations
53 * on waking up from retention.
54 */
Achin Gupta9b2bf252016-06-28 16:46:15 +010055 psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010056
Boyan Karatotevd8dfe512024-09-30 11:31:55 +010057 /* This loses its meaning when not suspending, reset so it's correct for OFF */
58 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
59
Soby Mathew85dbf5a2015-04-07 12:16:56 +010060 /*
61 * Set the requested and target state of this CPU and all the higher
62 * power domain levels for this CPU to run.
63 */
64 psci_set_pwr_domains_to_run(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010065
Andrew F. Davis74e89782019-06-04 10:46:54 -040066 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathew991d42c2015-06-29 16:30:12 +010067}
68
69/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010070 * This function does generic and platform specific suspend to power down
71 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010072 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010073static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010074 const entry_point_info_t *ep,
75 const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010076{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010077 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
78
Dimitris Papastamosd1a18412017-11-28 15:16:00 +000079 PUBLISH_EVENT(psci_suspend_pwrdown_start);
80
Wing Li2c556f32022-09-14 13:18:17 -070081#if PSCI_OS_INIT_MODE
82#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
83 end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
84#else
85 end_pwrlvl = PLAT_MAX_PWR_LVL;
86#endif
87#endif
88
Soby Mathew85dbf5a2015-04-07 12:16:56 +010089 /* Save PSCI target power level for the suspend finisher handler */
90 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010091
Soby Mathew85dbf5a2015-04-07 12:16:56 +010092 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000093 * Flush the target power level as it might be accessed on power up with
Soby Mathew85dbf5a2015-04-07 12:16:56 +010094 * Data cache disabled.
95 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000096 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010097
Soby Mathew85dbf5a2015-04-07 12:16:56 +010098 /*
99 * Call the cpu suspend handler registered by the Secure Payload
100 * Dispatcher to let it do any book-keeping. If the handler encounters an
101 * error, it's expected to assert within
102 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100103 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100104 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100105
Varun Wadekarae87f4b2017-07-10 16:02:05 -0700106#if !HW_ASSISTED_COHERENCY
107 /*
108 * Plat. management: Allow the platform to perform any early
109 * actions required to power down the CPU. This might be useful for
110 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
111 * actions with data caches enabled.
112 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100113 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekarae87f4b2017-07-10 16:02:05 -0700114 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
115#endif
116
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100117 /*
118 * Store the re-entry information for the non-secure world.
119 */
120 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +0100121
dp-arm2d92de62016-11-15 13:25:30 +0000122#if ENABLE_RUNTIME_INSTRUMENTATION
123
124 /*
125 * Flush cache line so that even if CPU power down happens
126 * the timestamp update is reflected in memory.
127 */
128 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
129 RT_INSTR_ENTER_CFLUSH,
130 PMF_CACHE_MAINT);
131#endif
132
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100133 /*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000134 * Arch. management. Initiate power down sequence.
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100135 * TODO : Introduce a mechanism to query the cache level to flush
136 * and the cpu-ops power down to perform from the platform.
137 */
Pranav Madhuc1e61d02022-07-22 23:11:16 +0530138 psci_pwrdown_cpu(max_off_lvl);
dp-arm2d92de62016-11-15 13:25:30 +0000139
140#if ENABLE_RUNTIME_INSTRUMENTATION
141 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
142 RT_INSTR_EXIT_CFLUSH,
143 PMF_NO_CACHE_MAINT);
144#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100145}
146
147/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100148 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100149 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100150 * at higher levels until the target power level will be suspended as well. It
151 * coordinates with the platform to negotiate the target state for each of
152 * the power domain level till the target power domain level. It then performs
153 * generic, architectural, platform setup and state management required to
154 * suspend that power domain level and power domain levels below it.
155 * e.g. For a cpu that's to be suspended, it could mean programming the
156 * power controller whereas for a cluster that's to be suspended, it will call
157 * the platform specific code which will disable coherency at the interconnect
158 * level if the cpu is the last in the cluster and also the program the power
159 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100160 *
161 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100162 * the state transition has been done, no further error is expected and it is
163 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100164 ******************************************************************************/
Wing Li2c556f32022-09-14 13:18:17 -0700165int psci_cpu_suspend_start(const entry_point_info_t *ep,
166 unsigned int end_pwrlvl,
167 psci_power_state_t *state_info,
168 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100169{
Wing Li2c556f32022-09-14 13:18:17 -0700170 int rc = PSCI_E_SUCCESS;
171 bool skip_wfi = false;
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600172 unsigned int idx = plat_my_core_pos();
Andrew F. Davis74e89782019-06-04 10:46:54 -0400173 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Soby Mathew991d42c2015-06-29 16:30:12 +0100174
175 /*
176 * This function must only be called on platforms where the
177 * CPU_SUSPEND platform hooks have been implemented.
178 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100179 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
180 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathew991d42c2015-06-29 16:30:12 +0100181
Andrew F. Davis74e89782019-06-04 10:46:54 -0400182 /* Get the parent nodes */
183 psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
184
Soby Mathew991d42c2015-06-29 16:30:12 +0100185 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100186 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100187 * level so that by the time all locks are taken, the system topology
188 * is snapshot and state management can be done safely.
189 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400190 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathew991d42c2015-06-29 16:30:12 +0100191
192 /*
193 * We check if there are any pending interrupts after the delay
194 * introduced by lock contention to increase the chances of early
195 * detection that a wake-up interrupt has fired.
196 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100197 if (read_isr_el1() != 0U) {
Wing Li2c556f32022-09-14 13:18:17 -0700198 skip_wfi = true;
Soby Mathew991d42c2015-06-29 16:30:12 +0100199 goto exit;
200 }
201
Wing Li2c556f32022-09-14 13:18:17 -0700202#if PSCI_OS_INIT_MODE
203 if (psci_suspend_mode == OS_INIT) {
204 /*
205 * This function validates the requested state info for
206 * OS-initiated mode.
207 */
208 rc = psci_validate_state_coordination(end_pwrlvl, state_info);
209 if (rc != PSCI_E_SUCCESS) {
210 skip_wfi = true;
211 goto exit;
212 }
213 } else {
214#endif
215 /*
216 * This function is passed the requested state info and
217 * it returns the negotiated state info for each power level upto
218 * the end level specified.
219 */
220 psci_do_state_coordination(end_pwrlvl, state_info);
221#if PSCI_OS_INIT_MODE
222 }
223#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100224
Wing Lic0dc6392023-05-04 08:31:19 -0700225#if PSCI_OS_INIT_MODE
226 if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
227 rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
228 if (rc != PSCI_E_SUCCESS) {
229 skip_wfi = true;
230 goto exit;
231 }
232 }
233#endif
234
235 /* Update the target state in the power domain nodes */
236 psci_set_target_local_pwr_states(end_pwrlvl, state_info);
237
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100238#if ENABLE_PSCI_STAT
239 /* Update the last cpu for each level till end_pwrlvl */
240 psci_stats_update_pwr_down(end_pwrlvl, state_info);
241#endif
242
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100243 if (is_power_down_state != 0U)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100244 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100245
Soby Mathew6b8b3022015-06-30 11:00:24 +0100246 /*
247 * Plat. management: Allow the platform to perform the
248 * necessary actions to turn off this cpu e.g. set the
249 * platform defined mailbox with the psci entrypoint,
250 * program the power controller etc.
251 */
Wing Li2c556f32022-09-14 13:18:17 -0700252
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100253 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100254
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100255#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000256 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100257#endif
258
Soby Mathew991d42c2015-06-29 16:30:12 +0100259exit:
260 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100261 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100262 * reverse order to which they were acquired.
263 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400264 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
265
Wing Li2c556f32022-09-14 13:18:17 -0700266 if (skip_wfi) {
267 return rc;
268 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100269
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100270 if (is_power_down_state != 0U) {
dp-arm3cac7862016-09-19 11:18:44 +0100271#if ENABLE_RUNTIME_INSTRUMENTATION
272
273 /*
274 * Update the timestamp with cache off. We assume this
275 * timestamp can only be read from the current CPU and the
276 * timestamp cache line will be flushed before return to
277 * normal world on wakeup.
278 */
279 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
280 RT_INSTR_ENTER_HW_LOW_PWR,
281 PMF_NO_CACHE_MAINT);
282#endif
283
Soby Mathew6a816412016-04-27 14:46:28 +0100284 /* The function calls below must not return */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100285 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL)
Soby Mathew6a816412016-04-27 14:46:28 +0100286 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
287 else
288 psci_power_down_wfi();
289 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100290
dp-arm3cac7862016-09-19 11:18:44 +0100291#if ENABLE_RUNTIME_INSTRUMENTATION
292 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
293 RT_INSTR_ENTER_HW_LOW_PWR,
294 PMF_NO_CACHE_MAINT);
295#endif
296
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100297 /*
298 * We will reach here if only retention/standby states have been
299 * requested at multiple power levels. This means that the cpu
300 * context will be preserved.
301 */
302 wfi();
303
dp-arm3cac7862016-09-19 11:18:44 +0100304#if ENABLE_RUNTIME_INSTRUMENTATION
305 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
306 RT_INSTR_EXIT_HW_LOW_PWR,
307 PMF_NO_CACHE_MAINT);
308#endif
309
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100310 /*
311 * After we wake up from context retaining suspend, call the
312 * context retaining suspend finisher.
313 */
Achin Gupta9b2bf252016-06-28 16:46:15 +0100314 psci_suspend_to_standby_finisher(idx, end_pwrlvl);
Wing Li2c556f32022-09-14 13:18:17 -0700315
316 return rc;
Soby Mathew991d42c2015-06-29 16:30:12 +0100317}
318
319/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100320 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100321 * are called by the common finisher routine in psci_common.c. The `state_info`
322 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100323 ******************************************************************************/
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600324void psci_cpu_suspend_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100325{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100326 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100327 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100328
Soby Mathew991d42c2015-06-29 16:30:12 +0100329 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100330 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
331 (is_local_state_off(
332 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathew991d42c2015-06-29 16:30:12 +0100333
334 /*
335 * Plat. management: Perform the platform specific actions
336 * before we change the state of the cpu e.g. enabling the
337 * gic or zeroing the mailbox register. If anything goes
338 * wrong then assert as there is no way to recover from this
339 * situation.
340 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100341 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100342
Soby Mathew043fe9c2017-04-10 22:35:42 +0100343#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000344 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathew991d42c2015-06-29 16:30:12 +0100345 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000346#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100347
348 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100349 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100350 write_cntfrq_el0(counter_freq);
351
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100352#if ENABLE_PAUTH
353 /* Store APIAKey_EL1 key */
354 set_cpu_data(apiakey[0], read_apiakeylo_el1());
355 set_cpu_data(apiakey[1], read_apiakeyhi_el1());
356#endif /* ENABLE_PAUTH */
357
Soby Mathew991d42c2015-06-29 16:30:12 +0100358 /*
359 * Call the cpu suspend finish handler registered by the Secure Payload
360 * Dispatcher to let it do any bookeeping. If the handler encounters an
361 * error, it's expected to assert within
362 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100363 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100364 max_off_lvl = psci_find_max_off_lvl(state_info);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100365 assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100366 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100367 }
368
Boyan Karatotevd8dfe512024-09-30 11:31:55 +0100369 /* This loses its meaning when not suspending, reset so it's correct for OFF */
370 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100371
Dimitris Papastamosd1a18412017-11-28 15:16:00 +0000372 PUBLISH_EVENT(psci_suspend_pwrdown_finish);
Soby Mathew991d42c2015-06-29 16:30:12 +0100373}