Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 7 | #ifndef PSCI_PRIVATE_H |
| 8 | #define PSCI_PRIVATE_H |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <stdbool.h> |
| 11 | |
Achin Gupta | a59caa4 | 2013-12-05 14:21:04 +0000 | [diff] [blame] | 12 | #include <arch.h> |
Antonio Nino Diaz | dd0e85c | 2018-07-17 09:51:33 +0100 | [diff] [blame] | 13 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 14 | #include <common/bl_common.h> |
| 15 | #include <lib/bakery_lock.h> |
| 16 | #include <lib/el3_runtime/cpu_data.h> |
| 17 | #include <lib/psci/psci.h> |
| 18 | #include <lib/spinlock.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 19 | |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 20 | /* |
| 21 | * The PSCI capability which are provided by the generic code but does not |
| 22 | * depend on the platform or spd capabilities. |
| 23 | */ |
| 24 | #define PSCI_GENERIC_CAP \ |
| 25 | (define_psci_cap(PSCI_VERSION) | \ |
| 26 | define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \ |
| 27 | define_psci_cap(PSCI_FEATURES)) |
| 28 | |
| 29 | /* |
| 30 | * The PSCI capabilities mask for 64 bit functions. |
| 31 | */ |
| 32 | #define PSCI_CAP_64BIT_MASK \ |
| 33 | (define_psci_cap(PSCI_CPU_SUSPEND_AARCH64) | \ |
| 34 | define_psci_cap(PSCI_CPU_ON_AARCH64) | \ |
| 35 | define_psci_cap(PSCI_AFFINITY_INFO_AARCH64) | \ |
| 36 | define_psci_cap(PSCI_MIG_AARCH64) | \ |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 37 | define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) | \ |
Jeenu Viswambharan | 7f03e9d9 | 2016-08-03 15:54:50 +0100 | [diff] [blame] | 38 | define_psci_cap(PSCI_NODE_HW_STATE_AARCH64) | \ |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 39 | define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64) | \ |
| 40 | define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64) | \ |
Roberto Vargas | b820ad0 | 2017-07-26 09:23:09 +0100 | [diff] [blame] | 41 | define_psci_cap(PSCI_STAT_COUNT_AARCH64) | \ |
Roberto Vargas | 653fb8f | 2017-10-12 10:57:40 +0100 | [diff] [blame] | 42 | define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64) | \ |
| 43 | define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64)) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 44 | |
Graeme Gregory | 1b4938b | 2020-12-02 16:24:32 +0000 | [diff] [blame] | 45 | /* Internally PSCI uses a uint16_t for various cpu indexes so |
| 46 | * define a limit to number of CPUs that can be initialised. |
| 47 | */ |
| 48 | #define PSCI_MAX_CPUS_INDEX 0xFFFFU |
| 49 | |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 50 | /* Invalid parent */ |
| 51 | #define PSCI_PARENT_NODE_INVALID 0xFFFFFFFFU |
| 52 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 53 | /* |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 54 | * Helper functions to get/set the fields of PSCI per-cpu data. |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 55 | */ |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 56 | static inline void psci_set_aff_info_state(aff_info_state_t aff_state) |
| 57 | { |
| 58 | set_cpu_data(psci_svc_cpu_data.aff_info_state, aff_state); |
| 59 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 60 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 61 | static inline aff_info_state_t psci_get_aff_info_state(void) |
| 62 | { |
| 63 | return get_cpu_data(psci_svc_cpu_data.aff_info_state); |
| 64 | } |
| 65 | |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 66 | static inline aff_info_state_t psci_get_aff_info_state_by_idx(unsigned int idx) |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 67 | { |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 68 | return get_cpu_data_by_index(idx, |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 69 | psci_svc_cpu_data.aff_info_state); |
| 70 | } |
| 71 | |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 72 | static inline void psci_set_aff_info_state_by_idx(unsigned int idx, |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 73 | aff_info_state_t aff_state) |
| 74 | { |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 75 | set_cpu_data_by_index(idx, |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 76 | psci_svc_cpu_data.aff_info_state, aff_state); |
| 77 | } |
| 78 | |
| 79 | static inline unsigned int psci_get_suspend_pwrlvl(void) |
| 80 | { |
| 81 | return get_cpu_data(psci_svc_cpu_data.target_pwrlvl); |
| 82 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 83 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 84 | static inline void psci_set_suspend_pwrlvl(unsigned int target_lvl) |
| 85 | { |
| 86 | set_cpu_data(psci_svc_cpu_data.target_pwrlvl, target_lvl); |
| 87 | } |
| 88 | |
| 89 | static inline void psci_set_cpu_local_state(plat_local_state_t state) |
| 90 | { |
| 91 | set_cpu_data(psci_svc_cpu_data.local_state, state); |
| 92 | } |
| 93 | |
| 94 | static inline plat_local_state_t psci_get_cpu_local_state(void) |
| 95 | { |
| 96 | return get_cpu_data(psci_svc_cpu_data.local_state); |
| 97 | } |
| 98 | |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 99 | static inline plat_local_state_t psci_get_cpu_local_state_by_idx( |
| 100 | unsigned int idx) |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 101 | { |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 102 | return get_cpu_data_by_index(idx, |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 103 | psci_svc_cpu_data.local_state); |
| 104 | } |
| 105 | |
| 106 | /* Helper function to identify a CPU standby request in PSCI Suspend call */ |
Antonio Nino Diaz | de11a5b | 2018-08-01 16:42:10 +0100 | [diff] [blame] | 107 | static inline bool is_cpu_standby_req(unsigned int is_power_down_state, |
| 108 | unsigned int retn_lvl) |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 109 | { |
Antonio Nino Diaz | de11a5b | 2018-08-01 16:42:10 +0100 | [diff] [blame] | 110 | return (is_power_down_state == 0U) && (retn_lvl == 0U); |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 111 | } |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 112 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 113 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 114 | * The following two data structures implement the power domain tree. The tree |
| 115 | * is used to track the state of all the nodes i.e. power domain instances |
| 116 | * described by the platform. The tree consists of nodes that describe CPU power |
| 117 | * domains i.e. leaf nodes and all other power domains which are parents of a |
| 118 | * CPU power domain i.e. non-leaf nodes. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 119 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 120 | typedef struct non_cpu_pwr_domain_node { |
| 121 | /* |
| 122 | * Index of the first CPU power domain node level 0 which has this node |
| 123 | * as its parent. |
| 124 | */ |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 125 | unsigned int cpu_start_idx; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 126 | |
| 127 | /* |
| 128 | * Number of CPU power domains which are siblings of the domain indexed |
| 129 | * by 'cpu_start_idx' i.e. all the domains in the range 'cpu_start_idx |
| 130 | * -> cpu_start_idx + ncpus' have this node as their parent. |
| 131 | */ |
| 132 | unsigned int ncpus; |
| 133 | |
| 134 | /* |
| 135 | * Index of the parent power domain node. |
| 136 | * TODO: Figure out whether to whether using pointer is more efficient. |
| 137 | */ |
| 138 | unsigned int parent_node; |
| 139 | |
| 140 | plat_local_state_t local_state; |
| 141 | |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 142 | unsigned char level; |
Andrew Thoelke | e466c9f | 2015-09-10 11:39:36 +0100 | [diff] [blame] | 143 | |
| 144 | /* For indexing the psci_lock array*/ |
Graeme Gregory | 1b4938b | 2020-12-02 16:24:32 +0000 | [diff] [blame] | 145 | uint16_t lock_index; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 146 | } non_cpu_pd_node_t; |
| 147 | |
| 148 | typedef struct cpu_pwr_domain_node { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 149 | u_register_t mpidr; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 150 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 151 | /* |
| 152 | * Index of the parent power domain node. |
| 153 | * TODO: Figure out whether to whether using pointer is more efficient. |
| 154 | */ |
| 155 | unsigned int parent_node; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 156 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 157 | /* |
| 158 | * A CPU power domain does not require state coordination like its |
| 159 | * parent power domains. Hence this node does not include a bakery |
| 160 | * lock. A spinlock is required by the CPU_ON handler to prevent a race |
| 161 | * when multiple CPUs try to turn ON the same target CPU. |
| 162 | */ |
| 163 | spinlock_t cpu_lock; |
| 164 | } cpu_pd_node_t; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 165 | |
| 166 | /******************************************************************************* |
Antonio Nino Diaz | dd0e85c | 2018-07-17 09:51:33 +0100 | [diff] [blame] | 167 | * The following are helpers and declarations of locks. |
| 168 | ******************************************************************************/ |
| 169 | #if HW_ASSISTED_COHERENCY |
| 170 | /* |
| 171 | * On systems where participant CPUs are cache-coherent, we can use spinlocks |
| 172 | * instead of bakery locks. |
| 173 | */ |
| 174 | #define DEFINE_PSCI_LOCK(_name) spinlock_t _name |
| 175 | #define DECLARE_PSCI_LOCK(_name) extern DEFINE_PSCI_LOCK(_name) |
| 176 | |
| 177 | /* One lock is required per non-CPU power domain node */ |
| 178 | DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); |
| 179 | |
| 180 | /* |
| 181 | * On systems with hardware-assisted coherency, make PSCI cache operations NOP, |
| 182 | * as PSCI participants are cache-coherent, and there's no need for explicit |
| 183 | * cache maintenance operations or barriers to coordinate their state. |
| 184 | */ |
| 185 | static inline void psci_flush_dcache_range(uintptr_t __unused addr, |
| 186 | size_t __unused size) |
| 187 | { |
| 188 | /* Empty */ |
| 189 | } |
| 190 | |
| 191 | #define psci_flush_cpu_data(member) |
| 192 | #define psci_inv_cpu_data(member) |
| 193 | |
| 194 | static inline void psci_dsbish(void) |
| 195 | { |
| 196 | /* Empty */ |
| 197 | } |
| 198 | |
| 199 | static inline void psci_lock_get(non_cpu_pd_node_t *non_cpu_pd_node) |
| 200 | { |
| 201 | spin_lock(&psci_locks[non_cpu_pd_node->lock_index]); |
| 202 | } |
| 203 | |
| 204 | static inline void psci_lock_release(non_cpu_pd_node_t *non_cpu_pd_node) |
| 205 | { |
| 206 | spin_unlock(&psci_locks[non_cpu_pd_node->lock_index]); |
| 207 | } |
| 208 | |
| 209 | #else /* if HW_ASSISTED_COHERENCY == 0 */ |
| 210 | /* |
| 211 | * Use bakery locks for state coordination as not all PSCI participants are |
| 212 | * cache coherent. |
| 213 | */ |
| 214 | #define DEFINE_PSCI_LOCK(_name) DEFINE_BAKERY_LOCK(_name) |
| 215 | #define DECLARE_PSCI_LOCK(_name) DECLARE_BAKERY_LOCK(_name) |
| 216 | |
| 217 | /* One lock is required per non-CPU power domain node */ |
| 218 | DECLARE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); |
| 219 | |
| 220 | /* |
| 221 | * If not all PSCI participants are cache-coherent, perform cache maintenance |
| 222 | * and issue barriers wherever required to coordinate state. |
| 223 | */ |
| 224 | static inline void psci_flush_dcache_range(uintptr_t addr, size_t size) |
| 225 | { |
| 226 | flush_dcache_range(addr, size); |
| 227 | } |
| 228 | |
| 229 | #define psci_flush_cpu_data(member) flush_cpu_data(member) |
| 230 | #define psci_inv_cpu_data(member) inv_cpu_data(member) |
| 231 | |
| 232 | static inline void psci_dsbish(void) |
| 233 | { |
| 234 | dsbish(); |
| 235 | } |
| 236 | |
| 237 | static inline void psci_lock_get(non_cpu_pd_node_t *non_cpu_pd_node) |
| 238 | { |
| 239 | bakery_lock_get(&psci_locks[non_cpu_pd_node->lock_index]); |
| 240 | } |
| 241 | |
| 242 | static inline void psci_lock_release(non_cpu_pd_node_t *non_cpu_pd_node) |
| 243 | { |
| 244 | bakery_lock_release(&psci_locks[non_cpu_pd_node->lock_index]); |
| 245 | } |
| 246 | |
| 247 | #endif /* HW_ASSISTED_COHERENCY */ |
| 248 | |
| 249 | static inline void psci_lock_init(non_cpu_pd_node_t *non_cpu_pd_node, |
Graeme Gregory | 1b4938b | 2020-12-02 16:24:32 +0000 | [diff] [blame] | 250 | uint16_t idx) |
Antonio Nino Diaz | dd0e85c | 2018-07-17 09:51:33 +0100 | [diff] [blame] | 251 | { |
| 252 | non_cpu_pd_node[idx].lock_index = idx; |
| 253 | } |
| 254 | |
| 255 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 256 | * Data prototypes |
| 257 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 258 | extern const plat_psci_ops_t *psci_plat_pm_ops; |
| 259 | extern non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]; |
| 260 | extern cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 261 | extern unsigned int psci_caps; |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 262 | extern unsigned int psci_plat_core_count; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 263 | |
| 264 | /******************************************************************************* |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 265 | * SPD's power management hooks registered with PSCI |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 266 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 267 | extern const spd_pm_ops_t *psci_spd_pm; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 268 | |
| 269 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 270 | * Function prototypes |
| 271 | ******************************************************************************/ |
| 272 | /* Private exported functions from psci_common.c */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 273 | int psci_validate_power_state(unsigned int power_state, |
| 274 | psci_power_state_t *state_info); |
| 275 | void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 276 | int psci_validate_mpidr(u_register_t mpidr); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 277 | void psci_init_req_local_pwr_states(void); |
Achin Gupta | 9b2bf25 | 2016-06-28 16:46:15 +0100 | [diff] [blame] | 278 | void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, |
| 279 | psci_power_state_t *target_state); |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 280 | int psci_validate_entry_point(entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 281 | uintptr_t entrypoint, u_register_t context_id); |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 282 | void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 283 | unsigned int end_lvl, |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 284 | unsigned int *node_index); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 285 | void psci_do_state_coordination(unsigned int end_pwrlvl, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 286 | psci_power_state_t *state_info); |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 287 | void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, |
| 288 | const unsigned int *parent_nodes); |
| 289 | void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, |
| 290 | const unsigned int *parent_nodes); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 291 | int psci_validate_suspend_req(const psci_power_state_t *state_info, |
Roberto Vargas | 777dd43 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 292 | unsigned int is_power_down_state); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 293 | unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info); |
| 294 | unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 295 | void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 296 | void psci_print_power_domain_map(void); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 297 | unsigned int psci_is_last_on_cpu(void); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 298 | int psci_spd_migrate_info(u_register_t *mpidr); |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 299 | |
| 300 | /* |
| 301 | * CPU power down is directly called only when HW_ASSISTED_COHERENCY is |
| 302 | * available. Otherwise, this needs post-call stack maintenance, which is |
| 303 | * handled in assembly. |
| 304 | */ |
| 305 | void prepare_cpu_pwr_dwn(unsigned int power_level); |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 306 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 307 | /* Private exported functions from psci_on.c */ |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 308 | int psci_cpu_on_start(u_register_t target_cpu, |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 309 | const entry_point_info_t *ep); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 310 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 311 | void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 312 | |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 313 | /* Private exported functions from psci_off.c */ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 314 | int psci_do_cpu_off(unsigned int end_pwrlvl); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 315 | |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 316 | /* Private exported functions from psci_suspend.c */ |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 317 | void psci_cpu_suspend_start(const entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 318 | unsigned int end_pwrlvl, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 319 | psci_power_state_t *state_info, |
Roberto Vargas | 777dd43 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 320 | unsigned int is_power_down_state); |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 321 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 322 | void psci_cpu_suspend_finish(unsigned int cpu_idx, const psci_power_state_t *state_info); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 323 | |
Achin Gupta | e1aa516 | 2014-06-26 09:58:52 +0100 | [diff] [blame] | 324 | /* Private exported functions from psci_helpers.S */ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 325 | void psci_do_pwrdown_cache_maintenance(unsigned int pwr_level); |
Achin Gupta | e1aa516 | 2014-06-26 09:58:52 +0100 | [diff] [blame] | 326 | void psci_do_pwrup_cache_maintenance(void); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 327 | |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 328 | /* Private exported functions from psci_system_off.c */ |
| 329 | void __dead2 psci_system_off(void); |
| 330 | void __dead2 psci_system_reset(void); |
Antonio Nino Diaz | 56a0e8e | 2018-07-16 23:19:25 +0100 | [diff] [blame] | 331 | u_register_t psci_system_reset2(uint32_t reset_type, u_register_t cookie); |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 332 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 333 | /* Private exported functions from psci_stat.c */ |
| 334 | void psci_stats_update_pwr_down(unsigned int end_pwrlvl, |
| 335 | const psci_power_state_t *state_info); |
| 336 | void psci_stats_update_pwr_up(unsigned int end_pwrlvl, |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 337 | const psci_power_state_t *state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 338 | u_register_t psci_stat_residency(u_register_t target_cpu, |
| 339 | unsigned int power_state); |
| 340 | u_register_t psci_stat_count(u_register_t target_cpu, |
| 341 | unsigned int power_state); |
| 342 | |
Roberto Vargas | 0a4c261 | 2017-08-03 08:16:16 +0100 | [diff] [blame] | 343 | /* Private exported functions from psci_mem_protect.c */ |
Antonio Nino Diaz | f5c6001 | 2018-07-16 23:36:10 +0100 | [diff] [blame] | 344 | u_register_t psci_mem_protect(unsigned int enable); |
| 345 | u_register_t psci_mem_chk_range(uintptr_t base, u_register_t length); |
Roberto Vargas | 0a4c261 | 2017-08-03 08:16:16 +0100 | [diff] [blame] | 346 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 347 | #endif /* PSCI_PRIVATE_H */ |