Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 7 | #include <assert.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | #include <string.h> |
| 9 | |
| 10 | #include <platform_def.h> |
| 11 | |
| 12 | #include <arch_helpers.h> |
| 13 | #include <common/bl_common.h> |
| 14 | #include <common/debug.h> |
| 15 | #include <common/desc_image_load.h> |
| 16 | #include <drivers/generic_delay_timer.h> |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 17 | #ifdef SPD_opteed |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 18 | #include <lib/optee_utils.h> |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 19 | #endif |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 20 | #include <lib/utils.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 21 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 22 | #include <plat/common/platform.h> |
| 23 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 24 | /* Data structure which holds the extents of the trusted SRAM for BL2 */ |
| 25 | static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); |
| 26 | |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 27 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 28 | * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is |
| 29 | * for `meminfo_t` data structure and fw_configs passed from BL1. |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 30 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 31 | CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 32 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 33 | /* Weak definitions may be overridden in specific ARM standard platform */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 34 | #pragma weak bl2_early_platform_setup2 |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 35 | #pragma weak bl2_platform_setup |
| 36 | #pragma weak bl2_plat_arch_setup |
| 37 | #pragma weak bl2_plat_sec_mem_layout |
| 38 | |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 39 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 40 | bl2_tzram_layout.total_base, \ |
| 41 | bl2_tzram_layout.total_size, \ |
| 42 | MT_MEMORY | MT_RW | MT_SECURE) |
| 43 | |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 44 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 45 | #pragma weak arm_bl2_plat_handle_post_image_load |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 46 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 47 | /******************************************************************************* |
| 48 | * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 |
| 49 | * in x0. This memory layout is sitting at the base of the free trusted SRAM. |
| 50 | * Copy it to a safe location before its reclaimed by later BL2 functionality. |
| 51 | ******************************************************************************/ |
Sandrine Bailleux | b3b6e22 | 2018-07-11 12:44:22 +0200 | [diff] [blame] | 52 | void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, |
| 53 | struct meminfo *mem_layout) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 54 | { |
| 55 | /* Initialize the console to provide early debug support */ |
Antonio Nino Diaz | 23ede6a | 2018-06-19 09:29:36 +0100 | [diff] [blame] | 56 | arm_console_boot_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 57 | |
| 58 | /* Setup the BL2 memory layout */ |
| 59 | bl2_tzram_layout = *mem_layout; |
| 60 | |
| 61 | /* Initialise the IO layer and register platform IO devices */ |
| 62 | plat_arm_io_setup(); |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 63 | |
Soby Mathew | cc36484 | 2018-02-21 01:16:39 +0000 | [diff] [blame] | 64 | if (tb_fw_config != 0U) |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 65 | arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 68 | void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 69 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 70 | arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); |
| 71 | |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 72 | generic_delay_timer_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /* |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 76 | * Perform BL2 preload setup. Currently we initialise the dynamic |
| 77 | * configuration here. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 78 | */ |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 79 | void bl2_plat_preload_setup(void) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 80 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 81 | arm_bl2_dyn_cfg_init(); |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 82 | } |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 83 | |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 84 | /* |
| 85 | * Perform ARM standard platform setup. |
| 86 | */ |
| 87 | void arm_bl2_platform_setup(void) |
| 88 | { |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 89 | /* Initialize the secure environment */ |
| 90 | plat_arm_security_setup(); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 91 | |
| 92 | #if defined(PLAT_ARM_MEM_PROT_ADDR) |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 93 | arm_nor_psci_do_static_mem_protect(); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 94 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 95 | } |
| 96 | |
| 97 | void bl2_platform_setup(void) |
| 98 | { |
| 99 | arm_bl2_platform_setup(); |
| 100 | } |
| 101 | |
| 102 | /******************************************************************************* |
| 103 | * Perform the very early platform specific architectural setup here. At the |
| 104 | * moment this is only initializes the mmu in a quick and dirty way. |
| 105 | ******************************************************************************/ |
| 106 | void arm_bl2_plat_arch_setup(void) |
| 107 | { |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 108 | #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG |
| 109 | /* |
| 110 | * Ensure ARM platforms don't use coherent memory in BL2 unless |
| 111 | * cryptocell integration is enabled. |
| 112 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 113 | assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 114 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 115 | |
| 116 | const mmap_region_t bl_regions[] = { |
| 117 | MAP_BL2_TOTAL, |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 118 | ARM_MAP_BL_RO, |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 119 | #if USE_ROMLIB |
| 120 | ARM_MAP_ROMLIB_CODE, |
| 121 | ARM_MAP_ROMLIB_DATA, |
| 122 | #endif |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 123 | #if ARM_CRYPTOCELL_INTEG |
| 124 | ARM_MAP_BL_COHERENT_RAM, |
| 125 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 126 | {0} |
| 127 | }; |
| 128 | |
Roberto Vargas | 344ff02 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 129 | setup_page_tables(bl_regions, plat_arm_get_mmap()); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 130 | |
| 131 | #ifdef AARCH32 |
Antonio Nino Diaz | 533d3a8 | 2018-08-07 16:35:19 +0100 | [diff] [blame] | 132 | enable_mmu_svc_mon(0); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 133 | #else |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 134 | enable_mmu_el1(0); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 135 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 136 | |
| 137 | arm_setup_romlib(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 138 | } |
| 139 | |
| 140 | void bl2_plat_arch_setup(void) |
| 141 | { |
| 142 | arm_bl2_plat_arch_setup(); |
| 143 | } |
| 144 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 145 | int arm_bl2_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 146 | { |
| 147 | int err = 0; |
| 148 | bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 149 | #ifdef SPD_opteed |
| 150 | bl_mem_params_node_t *pager_mem_params = NULL; |
| 151 | bl_mem_params_node_t *paged_mem_params = NULL; |
| 152 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 153 | assert(bl_mem_params); |
| 154 | |
| 155 | switch (image_id) { |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 156 | #ifdef AARCH64 |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 157 | case BL32_IMAGE_ID: |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 158 | #ifdef SPD_opteed |
| 159 | pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); |
| 160 | assert(pager_mem_params); |
| 161 | |
| 162 | paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); |
| 163 | assert(paged_mem_params); |
| 164 | |
| 165 | err = parse_optee_header(&bl_mem_params->ep_info, |
| 166 | &pager_mem_params->image_info, |
| 167 | &paged_mem_params->image_info); |
| 168 | if (err != 0) { |
| 169 | WARN("OPTEE header parse error.\n"); |
| 170 | } |
| 171 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 172 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 173 | break; |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 174 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 175 | |
| 176 | case BL33_IMAGE_ID: |
| 177 | /* BL33 expects to receive the primary CPU MPID (through r0) */ |
| 178 | bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); |
| 179 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); |
| 180 | break; |
| 181 | |
| 182 | #ifdef SCP_BL2_BASE |
| 183 | case SCP_BL2_IMAGE_ID: |
| 184 | /* The subsequent handling of SCP_BL2 is platform specific */ |
| 185 | err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); |
| 186 | if (err) { |
| 187 | WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); |
| 188 | } |
| 189 | break; |
| 190 | #endif |
Jonathan Wright | ff957ed | 2018-03-14 15:24:00 +0000 | [diff] [blame] | 191 | default: |
| 192 | /* Do nothing in default case */ |
| 193 | break; |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | return err; |
| 197 | } |
| 198 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 199 | /******************************************************************************* |
| 200 | * This function can be used by the platforms to update/use image |
| 201 | * information for given `image_id`. |
| 202 | ******************************************************************************/ |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 203 | int arm_bl2_plat_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 204 | { |
| 205 | return arm_bl2_handle_post_image_load(image_id); |
| 206 | } |
| 207 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 208 | int bl2_plat_handle_post_image_load(unsigned int image_id) |
| 209 | { |
| 210 | return arm_bl2_plat_handle_post_image_load(image_id); |
| 211 | } |