blob: 47258cb231a21c2fce051286deef1a52f7aca9ea [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +01002 * Copyright (c) 2014-2023, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Sandrine Bailleux798140d2014-07-17 16:06:39 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#if TRUSTED_BOARD_BOOT
Manish V Badarkhef746ef72022-02-21 09:43:49 +000012#include MBEDTLS_CONFIG_FILE
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#endif
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/board/common/board_css_def.h>
15#include <plat/arm/board/common/v2m_def.h>
16#include <plat/arm/common/arm_def.h>
17#include <plat/arm/css/common/css_def.h>
18#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/common_def.h>
20
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010021#include "../juno_def.h"
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +010022#ifdef JUNO_ETHOSN_TZMP1
23#include "../juno_ethosn_tzmp1_def.h"
24#endif
Sandrine Bailleux798140d2014-07-17 16:06:39 +010025
Soby Mathew47e43f22016-02-01 14:04:34 +000026/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010027/* Juno supports system power domain */
28#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
29#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000030 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010031 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000032#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
33 JUNO_CLUSTER1_CORE_COUNT)
34
Soby Mathew7e4d6652017-05-10 11:50:30 +010035/* Cryptocell HW Base address */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000036#define PLAT_CRYPTOCELL_BASE UL(0x60050000)
Soby Mathew7e4d6652017-05-10 11:50:30 +010037
Juan Castillo6ba59eb2014-11-07 09:44:58 +000038/*
Soby Mathewa869de12015-05-08 10:18:59 +010039 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000040 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010041
Juan Castillo6ba59eb2014-11-07 09:44:58 +000042/*
Dan Handley7bef8002015-03-19 19:22:44 +000043 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000044 */
Soby Mathew47e43f22016-02-01 14:04:34 +000045#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010046
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000047#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010048
Dan Handley7bef8002015-03-19 19:22:44 +000049/* Use the bypass address */
Sathees Balya6f07a602018-11-02 14:56:06 +000050#define PLAT_ARM_TRUSTED_ROM_BASE (V2M_FLASH0_BASE + \
51 BL1_ROM_BYPASS_OFFSET)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010052
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000053#define NSRAM_BASE UL(0x2e000000)
54#define NSRAM_SIZE UL(0x00008000) /* 32KB */
Chris Kay42fbdfc2018-05-10 14:27:45 +010055
Suyash Pathak00b99832020-02-12 10:36:20 +053056#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
57#define PLAT_ARM_DRAM2_SIZE ULL(0x180000000)
58
Zelalem Awekecb6b5622021-07-26 21:28:42 -050059/* Range of kernel DTB load address */
60#define JUNO_DTB_DRAM_MAP_START ULL(0x82000000)
61#define JUNO_DTB_DRAM_MAP_SIZE ULL(0x00008000) /* 32KB */
Mikael Olsson0232da22021-02-12 17:30:16 +010062
63#define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \
Zelalem Awekecb6b5622021-07-26 21:28:42 -050064 JUNO_DTB_DRAM_MAP_START, \
65 JUNO_DTB_DRAM_MAP_SIZE, \
Mikael Olsson0232da22021-02-12 17:30:16 +010066 MT_MEMORY | MT_RO | MT_NS)
67
Rob Hughes9a2177a2023-01-17 16:10:26 +000068#ifdef JUNO_ETHOSN_TZMP1
Mikael Olssona7df0d62023-01-13 09:56:41 +010069#define JUNO_ETHOSN_PROT_FW_RO MAP_REGION_FLAT( \
70 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \
71 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \
72 MT_RO_DATA | MT_SECURE)
73
Rob Hughes9a2177a2023-01-17 16:10:26 +000074#define JUNO_ETHOSN_PROT_FW_RW MAP_REGION_FLAT( \
75 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \
76 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \
77 MT_MEMORY | MT_RW | MT_SECURE)
78#endif
79
Roberto Vargas550eb082018-01-05 16:00:05 +000080/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010081#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000082
Juan Castillo6ba59eb2014-11-07 09:44:58 +000083/*
Sathees Balya6f07a602018-11-02 14:56:06 +000084 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
85 */
86
87#if USE_ROMLIB
88#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
89#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Louis Mayencourt438aa722019-10-11 14:31:13 +010090#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0x8000)
Sathees Balya6f07a602018-11-02 14:56:06 +000091#else
92#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
93#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +010094#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0)
Sathees Balya6f07a602018-11-02 14:56:06 +000095#endif
96
97/*
Dan Handley7bef8002015-03-19 19:22:44 +000098 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
99 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
100 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +0000101 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100102
Dan Handley7bef8002015-03-19 19:22:44 +0000103#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000104#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00020000)
Juan Castillo921b8772014-09-05 17:29:38 +0100105#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000106#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00010000)
Dan Handley7bef8002015-03-19 19:22:44 +0000107#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100108
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000109/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000110 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
111 * plat_arm_mmap array defined for each BL stage.
112 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900113#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000114# define PLAT_ARM_MMAP_ENTRIES 7
115# define MAX_XLAT_TABLES 4
116#endif
117
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900118#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +0100119#ifdef SPD_opteed
Rob Hughes9a2177a2023-01-17 16:10:26 +0000120# define PLAT_ARM_MMAP_ENTRIES 13
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100121# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +0100122#else
Rob Hughes9a2177a2023-01-17 16:10:26 +0000123# define PLAT_ARM_MMAP_ENTRIES 11
124# define MAX_XLAT_TABLES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000125#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +0100126#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000127
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900128#ifdef IMAGE_BL2U
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100129# define PLAT_ARM_MMAP_ENTRIES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000130# define MAX_XLAT_TABLES 3
131#endif
132
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900133#ifdef IMAGE_BL31
Mikael Olssona7df0d62023-01-13 09:56:41 +0100134# define PLAT_ARM_MMAP_ENTRIES 8
135# define MAX_XLAT_TABLES 6
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000136#endif
137
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900138#ifdef IMAGE_BL32
Roberto Vargas550eb082018-01-05 16:00:05 +0000139# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000140# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000141#endif
142
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100143/*
144 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
145 * plus a little space for growth.
146 */
147#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000148# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100149#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000150# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0x6000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100151#endif
152
153/*
154 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
155 * little space for growth.
156 */
157#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800158#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100159# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530160#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100161# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800162#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100163# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800164#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100165#else
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100166# define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100167#endif
168
169/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100170 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
171 * calculated using the current BL31 PROGBITS debug size plus the sizes of
172 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
173 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100174 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100175#define PLAT_ARM_MAX_BL31_SIZE UL(0x3D000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100176
Soby Mathewbf169232017-11-14 14:10:10 +0000177#if JUNO_AARCH32_EL3_RUNTIME
178/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100179 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
180 * calculated using the current BL32 PROGBITS debug size plus the sizes of
181 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
182 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathewbf169232017-11-14 14:10:10 +0000183 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100184#define PLAT_ARM_MAX_BL32_SIZE UL(0x3D000)
Soby Mathewbf169232017-11-14 14:10:10 +0000185#endif
186
Soby Mathew39f9c162017-08-22 14:06:19 +0100187/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100188 * Size of cacheable stacks
189 */
190#if defined(IMAGE_BL1)
191# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000192# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100193# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000194# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100195# endif
196#elif defined(IMAGE_BL2)
197# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000198# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100199# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000200# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100201# endif
202#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000203# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100204#elif defined(IMAGE_BL31)
205# if PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000206# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100207# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000208# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100209# endif
210#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000211# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100212#endif
213
Dan Handley7bef8002015-03-19 19:22:44 +0000214/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000215#define PLAT_ARM_CCI_BASE UL(0x2c090000)
Dan Handley7bef8002015-03-19 19:22:44 +0000216#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
217#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100218
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000219/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000220#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000221
Dan Handley7bef8002015-03-19 19:22:44 +0000222/* TZC related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000223#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Dan Handley7bef8002015-03-19 19:22:44 +0000224#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
225 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
226 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
227 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
228 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
229 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
230 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
231 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
232 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
233 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
234 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100235
Suyash Pathak81a5d032020-02-06 11:51:54 +0530236/* TZC related constants */
237#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL
238
Dan Handley7bef8002015-03-19 19:22:44 +0000239/*
240 * Required ARM CSS based platform porting definitions
241 */
Juan Castillo921b8772014-09-05 17:29:38 +0100242
Dan Handley7bef8002015-03-19 19:22:44 +0000243/* GIC related constants (no GICR in GIC-400) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000244#define PLAT_ARM_GICD_BASE UL(0x2c010000)
245#define PLAT_ARM_GICC_BASE UL(0x2c02f000)
246#define PLAT_ARM_GICH_BASE UL(0x2c04f000)
247#define PLAT_ARM_GICV_BASE UL(0x2c06f000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100248
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000249/* MHU related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000250#define PLAT_CSS_MHU_BASE UL(0x2b1f0000)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000251
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000252/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000253 * Base address of the first memory region used for communication between AP
254 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew1ced6b82017-06-12 12:37:10 +0100255 */
256#if !CSS_USE_SCMI_SDS_DRIVER
257/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000258 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
259 * means the SCP/AP configuration data gets overwritten when the AP initiates
260 * communication with the SCP. The configuration data is expected to be a
261 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
262 * which CPU is the primary, according to the shift and mask definitions below.
263 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000264#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + UL(0x80))
Vikram Kanigiri72084192016-02-08 16:29:30 +0000265#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
266#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew1ced6b82017-06-12 12:37:10 +0100267#endif
Vikram Kanigiri72084192016-02-08 16:29:30 +0000268
269/*
Chris Kayf8fa4652020-03-12 13:50:26 +0000270 * SCP_BL2 uses up whatever remaining space is available as it is loaded before
271 * anything else in this memory region and is handed over to the SCP before
272 * BL31 is loaded over the top.
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000273 */
Chris Kay8ab69c82020-04-17 10:36:34 +0100274#define PLAT_CSS_MAX_SCP_BL2_SIZE \
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100275 ((SCP_BL2_LIMIT - ARM_FW_CONFIG_LIMIT) & ~PAGE_SIZE_MASK)
Chris Kay8ab69c82020-04-17 10:36:34 +0100276
Chris Kayf8fa4652020-03-12 13:50:26 +0000277#define PLAT_CSS_MAX_SCP_BL2U_SIZE PLAT_CSS_MAX_SCP_BL2_SIZE
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000278
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100279#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
280 CSS_G1S_IRQ_PROPS(grp), \
281 ARM_G1S_IRQ_PROPS(grp), \
282 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100283 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100284 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100285 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100286 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100287 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100288 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100289 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100290 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100291 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100292 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100293 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100294 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100295 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100296 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100297 (grp), GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100298
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100299#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000300
Dan Handley7bef8002015-03-19 19:22:44 +0000301/*
302 * Required ARM CSS SoC based platform porting definitions
303 */
304
305/* CSS SoC NIC-400 Global Programmers View (GPV) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000306#define PLAT_SOC_CSS_NIC400_BASE UL(0x2a000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100307
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000308#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
309#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
310
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530311/* System power domain level */
312#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
313
Manoj Kumar69bebd82019-06-21 17:07:13 +0100314/*
315 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
316 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700317#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100318#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
319#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
320#else
321#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
322#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
323#endif
324
Aditya Angadi7f8837b2019-12-31 14:23:53 +0530325/* Number of SCMI channels on the platform */
326#define PLAT_ARM_SCMI_CHANNEL_COUNT U(1)
327
Rob Hughes9a2177a2023-01-17 16:10:26 +0000328/* Protected NSAIDs and memory regions for the Arm(R) Ethos(TM)-N NPU driver */
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +0100329#ifdef JUNO_ETHOSN_TZMP1
Mikael Olsson80b61f52023-03-14 18:29:06 +0100330#define ARM_ETHOSN_NPU_PROT_FW_NSAID JUNO_ETHOSN_TZC400_NSAID_FW_PROT
331#define ARM_ETHOSN_NPU_PROT_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_PROT
332#define ARM_ETHOSN_NPU_PROT_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_PROT
333
334#define ARM_ETHOSN_NPU_NS_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_NS
335#define ARM_ETHOSN_NPU_NS_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_NS
336
337#define ARM_ETHOSN_NPU_FW_IMAGE_BASE JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE
Rob Hughes9a2177a2023-01-17 16:10:26 +0000338#define ARM_ETHOSN_NPU_FW_IMAGE_LIMIT \
339 (JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE + JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE)
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +0100340#endif
341
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000342#endif /* PLATFORM_DEF_H */