blob: 873c5698738a3e8138a71b4b84d60317a1fddb16 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Soby Mathew8a473112017-06-13 17:59:17 +01002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handley7bef8002015-03-19 19:22:44 +000010#include <arm_def.h>
11#include <board_arm_def.h>
12#include <board_css_def.h>
13#include <common_def.h>
14#include <css_def.h>
15#include <soc_css_def.h>
16#include <tzc400.h>
17#include <v2m_def.h>
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010018#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010019
Soby Mathew47e43f22016-02-01 14:04:34 +000020/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010021/* Juno supports system power domain */
22#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
23#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000024 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010025 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000026#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
27 JUNO_CLUSTER1_CORE_COUNT)
28
Soby Mathew7e4d6652017-05-10 11:50:30 +010029/* Cryptocell HW Base address */
30#define PLAT_CRYPTOCELL_BASE 0x60050000
31
Juan Castillo6ba59eb2014-11-07 09:44:58 +000032/*
Soby Mathewa869de12015-05-08 10:18:59 +010033 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000034 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010035
Juan Castillo6ba59eb2014-11-07 09:44:58 +000036/*
Dan Handley7bef8002015-03-19 19:22:44 +000037 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000038 */
Soby Mathew47e43f22016-02-01 14:04:34 +000039#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010040
Dan Handley7bef8002015-03-19 19:22:44 +000041/* Use the bypass address */
42#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043
Juan Castillo6ba59eb2014-11-07 09:44:58 +000044/*
Dan Handley7bef8002015-03-19 19:22:44 +000045 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
46 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
47 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000048 */
Dan Handley7bef8002015-03-19 19:22:44 +000049#if TRUSTED_BOARD_BOOT
50#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
Juan Castillo921b8772014-09-05 17:29:38 +010051#else
Dan Handley7bef8002015-03-19 19:22:44 +000052#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
53#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010054
Vikram Kanigirieade34c2016-01-20 15:57:35 +000055/*
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010056 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigirieade34c2016-01-20 15:57:35 +000057 * defined for ARM development platforms.
58 */
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010059#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigirieade34c2016-01-20 15:57:35 +000060/*
61 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
62 * plat_arm_mmap array defined for each BL stage.
63 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090064#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +000065# define PLAT_ARM_MMAP_ENTRIES 7
66# define MAX_XLAT_TABLES 4
67#endif
68
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090069#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +010070#ifdef SPD_opteed
71# define PLAT_ARM_MMAP_ENTRIES 9
72# define MAX_XLAT_TABLES 4
73#else
Vikram Kanigirieade34c2016-01-20 15:57:35 +000074# define PLAT_ARM_MMAP_ENTRIES 8
75# define MAX_XLAT_TABLES 3
76#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +010077#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +000078
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090079#ifdef IMAGE_BL2U
Vikram Kanigirieade34c2016-01-20 15:57:35 +000080# define PLAT_ARM_MMAP_ENTRIES 4
81# define MAX_XLAT_TABLES 3
82#endif
83
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090084#ifdef IMAGE_BL31
Soby Mathewcbafd7a2016-11-14 12:44:32 +000085# if CSS_USE_SCMI_DRIVER
86# define PLAT_ARM_MMAP_ENTRIES 6
87# define MAX_XLAT_TABLES 3
88# else
89# define PLAT_ARM_MMAP_ENTRIES 5
90# define MAX_XLAT_TABLES 2
91# endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +000092#endif
93
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090094#ifdef IMAGE_BL32
Yatharth Kochar2694cba2016-11-14 12:00:41 +000095# define PLAT_ARM_MMAP_ENTRIES 5
96# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +000097#endif
98
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010099/*
100 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
101 * plus a little space for growth.
102 */
103#if TRUSTED_BOARD_BOOT
104# define PLAT_ARM_MAX_BL1_RW_SIZE 0x9000
105#else
106# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
107#endif
108
109/*
110 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
111 * little space for growth.
112 */
113#if TRUSTED_BOARD_BOOT
Soby Mathew8a473112017-06-13 17:59:17 +0100114# define PLAT_ARM_MAX_BL2_SIZE 0x18000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100115#else
116# define PLAT_ARM_MAX_BL2_SIZE 0xC000
117#endif
118
119/*
120 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
121 * little space for growth.
122 */
123#define PLAT_ARM_MAX_BL31_SIZE 0x1D000
124
Soby Mathew39f9c162017-08-22 14:06:19 +0100125/*
126 * Since free SRAM space is scant, enable the ASSERTION message size
127 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
128 */
129#define PLAT_LOG_LEVEL_ASSERT 40
130
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100131#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100132
Dan Handley7bef8002015-03-19 19:22:44 +0000133/* CCI related constants */
134#define PLAT_ARM_CCI_BASE 0x2c090000
135#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
136#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100137
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000138/* System timer related constants */
139#define PLAT_ARM_NSTIMER_FRAME_ID 1
140
Dan Handley7bef8002015-03-19 19:22:44 +0000141/* TZC related constants */
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000142#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handley7bef8002015-03-19 19:22:44 +0000143#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
144 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
145 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
146 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
147 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
148 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
149 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
150 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
151 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
152 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
153 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100154
Dan Handley7bef8002015-03-19 19:22:44 +0000155/*
156 * Required ARM CSS based platform porting definitions
157 */
Juan Castillo921b8772014-09-05 17:29:38 +0100158
Dan Handley7bef8002015-03-19 19:22:44 +0000159/* GIC related constants (no GICR in GIC-400) */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000160#define PLAT_ARM_GICD_BASE 0x2c010000
161#define PLAT_ARM_GICC_BASE 0x2c02f000
162#define PLAT_ARM_GICH_BASE 0x2c04f000
163#define PLAT_ARM_GICV_BASE 0x2c06f000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100164
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000165/* MHU related constants */
166#define PLAT_CSS_MHU_BASE 0x2b1f0000
167
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000168/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000169 * Base address of the first memory region used for communication between AP
170 * and SCP. Used by the BOM and SCPI protocols.
171 *
172 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
173 * means the SCP/AP configuration data gets overwritten when the AP initiates
174 * communication with the SCP. The configuration data is expected to be a
175 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
176 * which CPU is the primary, according to the shift and mask definitions below.
177 */
178#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
179#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
180#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
181
182/*
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100183 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
184 * SCP_BL2 size plus a little space for growth.
185 */
Soby Mathew8a473112017-06-13 17:59:17 +0100186#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100187
188/*
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000189 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
190 * SCP_BL2U size plus a little space for growth.
191 */
Soby Mathew8a473112017-06-13 17:59:17 +0100192#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000193
194/*
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000195 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
196 * terminology. On a GICv2 system or mode, the lists will be merged and treated
197 * as Group 0 interrupts.
198 */
199#define PLAT_ARM_G1S_IRQS CSS_G1S_IRQS, \
200 ARM_G1S_IRQS, \
Vikram Kanigirif3bcea22015-06-24 17:51:09 +0100201 JUNO_IRQ_DMA_SMMU, \
202 JUNO_IRQ_HDLCD0_SMMU, \
203 JUNO_IRQ_HDLCD1_SMMU, \
204 JUNO_IRQ_USB_SMMU, \
205 JUNO_IRQ_THIN_LINKS_SMMU, \
206 JUNO_IRQ_SEC_I2C, \
207 JUNO_IRQ_GPU_SMMU_1, \
208 JUNO_IRQ_ETR_SMMU
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100209
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000210#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
211
Dan Handley7bef8002015-03-19 19:22:44 +0000212/*
213 * Required ARM CSS SoC based platform porting definitions
214 */
215
216/* CSS SoC NIC-400 Global Programmers View (GPV) */
217#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100218
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100219#endif /* __PLATFORM_DEF_H__ */